# Rockchip PX30 Datasheet

Revision 1.2 Jan. 2019

**Revision History** 

| Date      | Revision | Description     |
|-----------|----------|-----------------|
| 2019-1-10 | V1.2     | Correct Feature |
| 2018-9-18 | V1.1     | Update P30K     |
| 2018-4-2  | V1.0     | Initial release |



# **Table of Content**

| Table of Content Figure Index Table Index Waranty Disclaimer     | 4<br>5   |
|------------------------------------------------------------------|----------|
| Chapter 1 Introduction                                           | 7        |
| 1.1 Overview                                                     | 7        |
| Chapter 2 Package Information                                    |          |
| 2.1 Order Information                                            | 10       |
| 2.1 Order Information                                            | 19<br>10 |
| 2.3 TFBGA418LDimension                                           | 20       |
| 2.4 Ball Map                                                     |          |
| 2.5 Pin Number Order                                             |          |
|                                                                  |          |
| 2.6 Power/Ground IO Description      2.7 Function IO Description | 33       |
| 2.8 IO Pin Name Description                                      |          |
| Chapter 3 Electrical Specification                               | 49       |
| 3.1 Absolute Ratings                                             | 49       |
| 3.2 Recommended Operating Condition                              |          |
| 3.3 DC Characteristics                                           |          |
| 3.4 Electrical Characteristics for General IO                    | 51       |
| 3.5 Electrical Characteristics for PLL                           |          |
| 3.6 Electrical Characteristics for USB 2.0 Interface             |          |
| 3.7 Electrical Characteristics for DDR IO                        |          |
| 3.8 Electrical Characteristics for TSADC                         |          |
| 3.9 Electrical Characteristics for MIPI DSI                      |          |
| 3.10 Electrical Characteristics for MIPI CSI                     |          |
| Chapter 4 Thermal Management                                     | 56       |
| 4.1 Overview                                                     | 56       |
| 4.2 Package Thermal Characteristics                              | 56       |

# Figure Index

| Fig.1-1 Block Diagram       |    |
|-----------------------------|----|
| Fig.2-1 Package definition  |    |
| Fig.2-2 Package Top View    |    |
| Fig.2-3 Package bottom view |    |
| Fig.2-4 Package side view   |    |
| Fig.2-5 Package dimension   |    |
| Fig.2-6 Ball Map-1          | 22 |
| Fig.2-7 Ball Map-2          | 23 |
| Fig.2-7 Ball Map-3          |    |
| Fig.2-7 Ball Map-4          |    |

# **Table Index**

| Table 2-1 Pin Number Order Information                      | 26 |
|-------------------------------------------------------------|----|
| Table 2-2 Power/Ground IO information                       | 31 |
| Table 2-3 Function IO description                           | 33 |
| Table 2-4 IO function description list                      | 43 |
| Table 3-1 Absolute ratings                                  | 49 |
| Table 3-2 Recommended operating condition                   | 49 |
| Table 3-3 DC Characteristics                                | 50 |
| Table 3-4 Electrical Characteristics for Digital General IO | 51 |
| Table 3-5 Electrical Characteristics for PLL                |    |
| Table 3-6 Electrical Characteristics for USB 2.0 Interface  | 53 |
| Table 3-7 Electrical Characteristics for DDR IO             |    |
| Table 3-8 Electrical Characteristics for TSADC              | 54 |
| Table 3-9 Electrical Characteristics for MIPI DSI           |    |
| Table 3-10 Electrical Characteristics for MIPI CSI          |    |
|                                                             |    |
| Table 3-10 Electrical Characteristics for MIPI CSI          |    |

# **Warranty Disclaimer**

Rockchip Electronics Co., Ltd makes no warranty, representation or guarantee (expressed, implied, statutory, or otherwise) by or with respect to anything in this document, and shall not be liable for any implied warranties of non-infringement, merchantability or fitness for a particular purpose or for any indirect, special or consequential damages.

Information furnished is believed to be accurate and reliable. However, Rockchip Electronics Co., Ltd assumes no responsibility for the consequences of use of such information or for any infringement of patents or other rights of third parties that may result from its use.

Rockchip Electronics Co., Ltd's products are not designed, intended, or authorized for using as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Rockchip Electronics Co., Ltd's product could create a situation where personal injury or death may occur, should buyer purchase or use Rockchip Electronics Co., Ltd's products for any such unintended or unauthorized application, buyers shall indemnify and hold Rockchip Electronics Co., Ltd and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, expenses, and reasonable attorney fees arising out of, either directly or indirectly, any claim of personal injury or death that may be associated with such unintended or unauthorized use, even if such claim alleges that Rockchip Electronics Co., Ltd was negligent regarding the design or manufacture of the part.

#### **Copyright and Patent Right**

Information in this document is provided solely to enable system and software implementers to use Rockchip Electronics Co., Ltd 's products. There are no expressed or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Rockchip Electronics Co., Ltd does not convey any license under its patent rights nor the rights of others.

All copyright and patent rights referenced in this document belong to their respective owners and shall be subject to corresponding copyright and patent licensing requirements.

#### **Trademarks**

Rockchip and Rockchip<sup>™</sup> logo and the name of Rockchip Electronics Co., Ltd's products are trademarks of Rockchip Electronics Co., Ltd. and are exclusively owned by Rockchip Electronics Co., Ltd. References to other companies and their products use trademarks owned by the respective companies and are for reference purpose only.

#### Confidentiality

The information contained herein (including any attachments) is confidential. The recipient hereby acknowledges the confidentiality of this document, and except for the specific purpose, this document shall not be disclosed to any third party.

#### Reverse engineering or disassembly is prohibited.

ROCKCHIP ELECTRONICS CO.,LTD. RESERVES THE RIGHT TO MAKE CHANGES IN ITS PRODUCTS OR PRODUCT SPECIFICATIONS WITH THE INTENT TO IMPROVE FUNCTION OR DESIGN AT ANY TIME AND WITHOUT NOTICE AND IS NOT REQUIRED TO UNDATE THIS DOCUMENTATION TO REFLECT SUCH CHANGES.

## Copyright © 2019 Rockchip Electronics Co., Ltd.

All rights reserved. No part of this publication may be reproduced, stored in a retrieval system, or transmitted in any form or by any means, electric or mechanical, by photocopying, recording, or otherwise, without the prior written consent of Rockchip Electronics Co., Ltd.

# **Chapter 1 Introduction**

#### 1.1 Overview

PX30 is a high-performance Quad-core application processor designed for personal mobile internet device and other digital multimedia applications.

Many embedded powerful hardware engines are provided to optimize performance for highend application. PX30 supports almost full-format H.264 decoder by 1080p@60fps, H.265 decoder by 1080p@60fps, also support H.264 encoder by 1080p@30fps, high-quality JPEG encoder/decoder.

Embedded ARM G31-2EE GPU makes PX30 completely compatible with OpenGL ES 1.1/2.0/3.2, DirectX 11 FL9\_3, OpenCL 2.0 and Vulkan 1.0 Special 2D hardware engine will maximize display performance and provide very smoothly operation.

PX30 has high-performance external memory interface (DDR3/DDR3L/DDR4/LPDDR2/LPDDR3) capable of sustaining demanding memory bandwidths.

# 1.2 Features

The features listed below which may or may not be present in actual product, may be subject to the third party licensing requirements. Please contact Rockchip for actual product feature configurations and licensing requirements.

# 1.2.1 Microprocessor

- Quad-core ARM Cortex-A35 CPU
- Full implementation of the ARM architecture v8-A instruction set
- ARM Neon Advanced SIMD (single instruction, multiple data) support for accelerated media and signal processing computation
- ARMv8 Cryptography Extensions
- In-order pipeline with symmetric dual-issue of most instructions
- 256KB unified system L2 cache
- Include VFP v3 hardware to support single and double-precision operations
- Integrated 32KB L1 instruction cache, 32KB L1 data cache with 4-way set associative
- TrustZone technology support
- Separate power domains for CPU core system to support internal power switch and externally turn on/off based on different application scenario
  - PD A35 0: 1st Cortex-A35 + Neon + FPU + L1 I/D Cache
  - PD A35 1: 2nd Cortex-A35 + Neon + FPU + L1 I/D Cache
  - PD\_A35\_2: 3rd Cortex-A35 + Neon + FPU + L1 I/D Cache
  - PD\_A35\_3: 4th Cortex-A35 + Neon + FPU + L1 I/D Cache
- One isolated voltage domain to support DVFS

# 1.2.2 Memory Organization

- Internal on-chip memory
  - BootROM
  - SYSTEM SRAM in the voltage domain of VD LOGIC
  - PMU\_SRAM in the voltage domain of VD\_PMU for low power application
- External off-chip memory<sup>®</sup>
  - DDR3/DDR3L/DDR4/LPDDR2/LPDDR3
  - SPI Flash
  - eMMC
  - SD\_Card

- 8bits Async Nand Flash
- 8bits toggle Nand Flash
- 8bit ONFI Nand Flash

## 1.2.3 Internal Memory

- Internal BootRom
  - Support system boot from the following device:
    - SPI Flash interface
    - eMMC interface
    - ◆ SDMMC interface
    - ◆ Toggle Nand Flash
    - ◆ Async Nand FLash
  - Support system code download by the following interface:
    - ◆ USB OTG interface (Device mode)

SYSTEM\_SRAMSize: 16KB

PMU\_SRAM■ Size: 8KB

# 1.2.4 External Memory or Storage device

- Dynamic Memory Interface (DDR3/DDR3L/DDR4/LPDDR2/LPDDR3)
  - Compatible with JEDEC standards
  - Compatible with DDR3-1600/DDR3L-1600/DDR4-1600/LPDDR2-1066 /LPDDR3-1600
  - Support 32-bit data width, 2 ranks (chip selects), max 4GB addressing space per rank; total addressing space is 4GB(max) also
  - Low power modes, such as power-down and self-refresh for SDRAM
  - Compensation for board delays and variable latencies through programmable pipelines
  - Programmable output and ODT impedance with dynamic PVT compensation
- eMMC Interface
  - Compatible with standard iNAND interface
  - Compatible with eMMC specification 4.41, 4.51, 5.0 and 5.1
  - Support three data bus width: 1-bit, 4-bit or 8-bit
  - Support up to HS200; but not support CMD Queue
- SD/MMC Interface
  - Compatible with SD3.0, MMC ver4.51
  - Data bus width is 4bits
- Nand Flash Interface
  - Support async nand flash, each channel 8bits, up to 4 banks
  - Support ONFI Synchronous Flash Interface, each channel 8bits, up to 4 banks
  - Support Toggle Flash Interface, each channel 8bits, up to 4 banks
  - Support LBA nand flash in async or sync mode
  - Up to 70bits/1KB hardware ECC
  - For DDR nand flash, support DLL bypass and 1/4 or 1/8 clock adjust, maximum clock rate is 75MHz
  - For async nand flash, support configurable interface timing , maximum data rate is 8bit/cycle

# 1.2.5 System Component

CRU (clock & reset unit)

- Support clock gating control for individual components
- One oscillator with 24MHz clock input
- Support global soft-reset control for whole chip, also individual soft-reset for each component

## PMU(power management unit)

- 3 separate voltage domains(VD\_CORE/VD\_LOGIC/VD\_PMU)
- 14 separate power domains, which can be power up/down by software based on different application scenes
- Multiple configurable work modes to save power by different frequency or automatic clock gating control or power domain on/off control

#### Timer

- Six 64bits timers with interrupt-based operation for non-secure application
- Two 64bits timers with interrupt-based operation for secure application
- Support two operation modes: free-running and user-defined count
- Support timer work state checkable

#### PWM

- Eight on-chip PWMs(PWM0~PWM7) with interrupt-based operation
- Programmable pre-scaled operation to bus clock and then further scaled
- Embedded 32-bit timer/counter facility
- Support capture mode
- Support continuous mode or one-shot mode
- Provides reference mode and output various duty-cycle waveform
- Optimized for IR application for PWM3 and PWM7

## Watchdog

- 32-bit watchdog counter
- Counter counts down from a preset value to 0 to indicate the occurrence of a timeout
- WDT can perform two types of operations when timeout occurs:
  - ♦ Generate a system reset
  - ◆ First generate an interrupt and if this is not cleared by the service routine by the time a second timeout occurs then generate a system reset
- Programmable reset pulse length
- Totally 16 defined-ranges of main timeout period
- One Watchdog for non-secure application
- One Watchdog for secure application

## Interrupt Controller

- Support 3 PPI interrupt source and 128 SPI interrupt sources input from different components
- Support 16 software-triggered interrupts
- Two interrupt outputs (nFIQ and nIRQ) separately for each Cortex-A35, both are low-level sensitive
- Support different interrupt priority for each interrupt source, and they are always software-programmable

## DMAC

- Micro-code programming based DMA
- The specific instruction set provides flexibility for programming DMA transfers
- Linked list DMA function is supported to complete scatter-gather transfer
- Support internal instruction cache
- Embedded DMA manager thread
- Support data transfer types with memory-to-memory, memory-to-peripheral, peripheral-to-memory

■ Signals the occurrence of various DMA events using the interrupt output signals

- Mapping relationship between each channel and different interrupt outputs is software-programmable
- One embedded DMA controller for system
- DMAC features:
  - ◆ 8 channels totally
  - ◆ 23 hardware request from peripherals
  - ◆ 2 interrupt output
  - Dual APB slave interface for register configuration, designated as secure and non-secure
  - Support trustzone technology and programmable secure state for each DMA channel

#### Secure system

- TrustZone based Trusted Execution Environment (TEE) for the following components
  - ◆ Cortex-A35, support security and non-security mode, switch by software
  - System general DMAC, support some dedicated channels work only in security mode
  - Secure OTP, only can be accessed by Cortex-A35 in secure mode and secure key reader block
  - ◆ SYSTEM\_SRAM, part of space is addressed only in security mode, detailed size is software-programmable together with TZMA (TrustZone memory adapter)
  - eight secure address space in DDR device, the start address and end address for each address scope is configurable, maximum 4GB secure address are supported
- Cipher engine
  - Support SHA-1, SHA-256/224, SHA-512/384, MD5 with hardware padding
  - ◆ Support HMAC of SHA-1, SHA-256, SHA-512, MD5 with hardware padding
  - ◆ Support AES-128, AES-192, AES-256 encrypt & decrypt cipher
  - Support DES & TDES cipher
  - Support AES ECB/CBC/OFB/CFB/CTR/CTS/XTS/CCM/GCM/CBC-MAC/CMAC mode
  - ◆ Support DES/TDES ECB/CBC/OFB/CFB mode
  - ◆ Support up to 4096 bits PKA mathematical operations for RSA/ECC
  - Support hardware key loader from secure OTP, which is not accessable by other devices, including Cort4ex-A35
- Support data scrambling for DDR3/DDR3L/DDR4/LPDDR2/LPDDR3
- Support up to 256 bits TRNG Output
- Support secure OTP
- Support secure boot
- Support secure debug

# 1.2.6 Video CODEC

- Video Decoder
  - Real-time decoding of MPEG-4, H.264, H.265/HEVC, VP8, VC-1
  - H.264/AVC Base/Main/High@level4.2; up to 1080P@60fps
  - H.265/HEVC Main10 profile@level4.2; up to 1080P@60fps
  - VP8, up to 1080P@60fps
  - MPEG-4, ISO/IEC 14496-2, SP@L0-3, ASP@L0-5, up to 1080P@60fps
  - VC-1, SP@ML, MP@HL, AP@L0-3, up to 1080P@60fps
  - MVC is supported based on H.264 or H.265, up to 1080P@60fps
- Video Encoder
  - Support H.264 video encoder at BP/MP/HP@level4.1
  - Resolution and frame rate are up to 1920x1080@30FPS
  - 1x1080p@30fps or 2x720p@30fps encoding

## 1.2.7 JPEG CODEC

- JPEG decoder
  - Decoder size is from 48x48 to 8176x8176(66.8Mpixels)
  - Support JPEG ROI (region of image) decode

# 1.2.8 Graphics Engine

- 3D Graphics Engine:
  - Support DirectX 11 FL9\_3
  - Support OpenGL ES 1.1, 2.0, and 3.2
  - Support Vulkan 1.0
  - Support OpenCL 2.0 Full Profile
- 2D Graphics Engine:
  - Data format
    - Support input of ARGB/RGB888/RGB565/RGB4444/RGB5551/YUV420/YUV422
    - ◆ Support input of YUV422SP10bit/YUV420SP10bit(YUV-8bits out)
    - Support output of ARGB/RGB888/RGB565/RGB4444/RGB5551/YUV420/YUV422
    - ◆ Pixel Format conversion, BT.601/BT.709
    - Dither operation
    - ♦ Max resolution: 8192x8192 source, 4096x4096 destination
  - Scaling
    - ◆ Down-scaling: Average filter
    - ◆ Up-scaling: Bi-cubic filter(source>2048 would use Bi-linear)
    - ◆ Arbitrary non-integer scaling ratio, from 1/8 to 8
  - Rotation
    - ◆ 0, 90, 180, 270 degree rotation
    - x-mirror, y-mirror& rotation operation
  - BitBLT
    - Block transfer
    - ◆ Color palette/Color fill, support with alpha
    - ◆ Transparency mode (color keying/stencil test, specified value/value range)
    - ◆ Two source BitBLT:
    - ◆ A+B=B only BitBLT, A support rotate&scale when B fixed
    - ◆ A+B=C second source (B) has same attribute with (C) plus rotation function
  - Alpha Blending
    - New comprehensive per-pixel alpha(color/alpha channel separately)
    - Fading
    - ◆ SRC1(R2Y)&&SRC0(YUV)—alpha->DST(YUV)

# 1.2.9 Video input interface

- Interface and video input processor
  - Support up to 12bit DPI interface (digital parallel input)
  - Support up MIPI CSI RX interface
  - Support VIP block(Video Input Processor)
  - Support ISP block(Image Signal Processor)
  - Support DPI interface to VIP block
  - Support DPI interface to ISP block
  - Support MIPI CSI RX interface to ISP block
  - Support the following two mode simultaneously
    - ◆ DPI interface with VIP
    - MIPI CSI RX interface with ISP
- DPI Interface
  - Support 8bit/10bit/12bit input

- Support up to 150MHz input data
- Support 12MHz/24MHz/48MHz/27MHz/37.125MHz/74.25MHz frequency for master clock output

#### MIPI CSI RX Interface

- Compatible with the MIPI Alliance Interface specification v1.0
- Up to 4 data lane, 1.0Gbps maximum data rate per lane
- Support MIPI-HS, MIPI-LP mode

#### VIP

- Support YCbCr422 8bit input
- Support Raw 8bit/10bit/12bit input
- Support CCIR656(PAL/NTSC) input
- Support JPEG input
- Support YCbCr422/420 output
- Support UYVY/VYUY/YUYV/YVYU configurable
- Support up to 8192x8192 resolution source
- Support picture in picture
- Support arbitrary size window crop

#### ISP

- Generic Sensor Interface with programmable polarity for synchronization signals
- ITU-R BT 601/656 compliant video interface supporting YCbCr or RGB Bayer data
- 12 bit camera interface
- 12 bit resolution per color component internally
- YCbCr 4:2:2 processing
- Flash light control
- Mechanical shutter support
- Windowing and frame synchronization
- Frame skip support for video (e.g. MPEG-4) encoding
- Macro block line, frame end, capture error, data loss interrupts and sync. (h\_start, v\_start) interrupts
- Luminance/chrominance and chrominance blue/red swapping for YUV input signals
- Continuous resize support
- Semi planar storage format
- Color processing (contrast, saturation, brightness, hue, offset, range)
- Power management by software controlled clock disabling of currently not needed sub-modules
- Four channel Lens shade correction (Vignetting)
- Auto focus measurement
- White balancing and black level measurement
- Auto exposure support by brightness measurement in 5x5 sub windows
- Defect pixel cluster correction unit (DPCC) supports on the fly and table based pixel correction
- De-noising pre filter (DPF)
- Enhanced color interpolation (RGB Bayer demosaicing)
- Chromatic aberration correction
- Combined edge sensitive Sharpening / Blurring filter (Noise filter)
- Color correction matrix (cross talk matrix)
- Global Tone Mapping with wide dynamic range unit (WDR)
- Image Stabilization support and Video Stabilization Measurement
- Flexible Histogram calculation
- Digital image effects (Emboss, Sketch, Sepia, B/W (Grayscale), Color Selection, Negative image, sharpening)
- Solarize effect through gamma correction
- Maximum input resolution of 3264x2448 pixels
- Main scaler with pixel-accurate up- and down-scaling to any resolution between

- 3264x2448 and 32x16 pixel in processing mode
- Self scaler with pixel-accurate up- and down-scaling to any resolution between 1920x1080 and 32x16 pixel in processing mode
- Support of semiplanar NV21 color storage format
- Support of image cropping
- Support Y12BIT and UV 8BIT path output after GAMMAOUT module
- Support RGB output after GAMMAOUT module
- Support hurry for latency FIFO
- Support Two-in-one RK-Tone-Mapping with wide dynamic range unit (Block/Global WDR)
- Support Video Stabilization Measurement (VSM) Programming update to 3264x2448

# 1.2.10 Display interface

- Display interface
  - Support RGB Parallel Display interface
  - Support MIPI\_DSI interface
  - Support LVDS interface
  - Support Parallel Display interface and MIPI DSI display simultaneously
  - Support Parallel Display interface and LVDS display simultaneously
  - Support different or identical source for dual display interface
- RGB Parallel Display interface
  - Up to 100MHz display output
  - Up to 24bit output data
- MIPI DSI interface
  - Compatible with MIPI Alliance Interface specification v1.0
  - Support 4 data lane, 1.0Gbps maximum data rate per lane
  - Up to 1080p@60fps display output
  - Support HS and LP mode
- LVDS interface
  - Compliant with the TIA/EIA-644-A LVDS specification
  - Compliant with LVTTL IO, support direct RGB data output
  - Support RGB888 and RGB666 for LVDS interface
  - Support VESA/JEIDA LVDS data format transfer
  - Up to 1280x800@60fps

# 1.2.11 Big Video Output Processor (VOPB)

- Display interface
  - Parallel RGB LCD Interface: 24-bit(RGB888),18-bit(RGB666), 16-bit(RGB565)
  - Max output resolution
    - ♦ Up to 1920x1080 with CABC disable
    - ◆ Up to 1280x800 with CABC enable
- Display process
  - Background layer
    - ◆ programmable 24-bit color
  - Win0 layer
    - ◆ Input format: RGB888, ARGB888, RGB565, YCbCr422, YCbCr420, YCbCr444
    - ◆ 1/8 to 8 scaling-down and scaling-up engine
    - Support virtual display
    - ◆ 256 level alpha blending (pre-multiplied alpha support)
    - Transparency color key
    - ◆ YCbCr2RGB(rec601-mpeg/rec601-jpeg/rec709)
    - ◆ RGB2YCbCr(BT601/BT709)

- Win1 layer
  - ◆ Input format: RGB888, ARGB888, RGB565
  - Support virtual display
  - ◆ 256 level alpha blending (pre-multiplied alpha support)
  - Transparency color key
  - ◆ RGB2YCbCr(BT601/BT709)
  - Support frame buffer data decompression
- HWC layer
  - Support 8BPP only
  - ♦ Size: 32x32 or 64x64
  - 256 level alpha blending (pre-multiplied alpha support)
  - ◆ RGB2YCbCr(BT601/BT709)
- Others
  - Win0 layer , Win1 layer and Win2 layer overlay exchangeable
  - Support RGB or YUV domain overlay
  - BCSH(Brightness, Contrast, Saturation, Hue adjustment)
  - BCSH:YCbCr2RGB(rec601-mpeg/rec601-jpeg/rec709)
  - BCSH:RGB2YCbCr(BT601/BT709)
  - Support Gamma adjust
  - Support CABC (Content Adaptive Backlight Control)
  - Support dither down allegro RGB888to666 RGB888to565 & dither down frc (configurable ) RGB888to666
  - Blank and black display
  - Standby mode

# 1.2.12 Little Video Output Processor(VOPL)

- Display interface
  - Parallel RGB LCD Interface: 24-bit(RGB888),18-bit(RGB666), 16-bit(RGB565)
  - Max output resolution
    - ◆ Up to 1920x1080
- Display process
  - Background layer
    - programmable 24-bit color
  - Win1 layer
    - ◆ Input format: RGB888, ARGB888, RGB565
    - Support virtual display
    - ◆ 256 level alpha blending (pre-multiplied alpha support)
    - Transparency color key
    - ◆ RGB2YCbCr(BT601/BT709)
- Others
  - Support RGB or YUV domain overlay
  - BCSH(Brightness, Contrast, Saturation, Hue adjustment)
  - BCSH:YCbCr2RGB(rec601-mpeg/rec601-jpeg/rec709)
  - BCSH:RGB2YCbCr(BT601/BT709)
  - Support Gamma adjust
  - Support dither down allegro RGB888to666 RGB888to565 & dither down for (configurable) RGB888to666
  - Blank and black display
  - Standby mode

#### 1.2.13 Audio Interface

- I2S0 with 8 channel
  - Up to 8 channels TX and 8 channels RX path
  - Audio resolution from 16bits to 32bits
  - Sample rate up to 192KHz
  - Provides master and slave work mode, software configurable

- Support 3 I2S formats (normal, left-justified, right-justified)
- Support 4 PCM formats (early, late1, late2, late3)
- I2S and PCM mode cannot be used at the same time
- I2S1/I2S2 with 2 channel
- Up to 2 channels for TX and 2 channels RX path
- Audio resolution from 16bits to 32bits
- Sample rate up to 192KHz
- Provides master and slave work mode, software configurable
- Support 3 I2S formats (normal, left-justified, right-justified)
- Support 4 PCM formats (early, late1, late2, late3)
- I2S and PCM cannot be used at the same time

#### PDM

- Up to 8 channels
- Audio resolution from 16bits to 24bits
- Sample rate up to 192KHz
- Support PDM master receive mode

#### TDM

- supports up to 8 channels for TX and 8 channels RX path
- Audio resolution from 16bits to 32bits
- Sample rate up to 192KHz
- Provides master and slave work mode, software configurable
- Support 3 I2S formats (normal, left-justified, right-justified)
- Support 4 PCM formats (early, late1, late2, late3)

# 1.2.14 Connectivity

- SDIO interface
  - Compatible with SDIO3.0 protocol
  - 4bits data bus widths
- MAC 10/100 Ethernet Controller
  - Supports 10/100-Mbps data transfer rates with the RMII interfaces
  - Supports both full-duplex and half-duplex operation
  - Supports IEEE 802.10 VLAN tag detection for reception frames
  - Support detection of LAN wake-up frames and AMD Magic Packet frames
  - Handles automatic retransmission of Collision frames for transmission
- USB 2.0 OTG
  - Compatible with USB 2.0 specification
  - Supports high-speed(480Mbps), full-speed(12Mbps) and low-speed(1.5Mbps) mode
- USB 2.0 Host
  - Compatible with USB 2.0 specification
  - Supports high-speed(480Mbps), full-speed(12Mbps) and low-speed(1.5Mbps) mode
  - Support Enhanced Host Controller Interface Specification (EHCI), Revision 1.0
  - Support Open Host Controller Interface Specification (OHCI), Revision 1.0a

#### SPI interface

- Support two SPI Controller, one support one chip-select output and the other support two chip-select output
- Support serial-master and serial-slave mode, software-configurable

## I2C interface

- Support four I2C interface(I2C0/I2C1/I2C2/I2C3)
- Support 7bits and 10bits address mode

- Software programmable clock frequency
- Data on the I2C-bus can be transferred at rates of up to 100 kbit/s in the Standard-mode, up to 400 kbit/s in the Fast-mode or up to 1 Mbit/s in Fast-mode Plus.
- UART Controller
  - Support six UART interface(UART0/UART1/UART2/UART3/UART4/UART5)
  - Embedded two 64-byte FIFO for TX and RX operation respectively
  - Support 5bit,6bit,7bit,8bit serial data transmit or receive
  - Standard asynchronous communication bits such as start, stop and parity
  - Support different input clock for UART operation to get up to 4Mbps baud rate
  - Support auto flow control mode for UART0/UART1/UART3/UART4/UART5

## 1.2.15 Others

- Multiple group of GPIO
  - All of GPIOs can be used to generate interrupt to CPU
  - Support level trigger and edge trigger interrupt
  - Support configurable polarity of level trigger interrupt
  - Support configurable rising edge, falling edge and both edge trigger interrupt
- Temperature Sensor(TS-ADC)
  - Up to 50KS/s sampling rate
  - Support two temperature sensor
  - -20~120°C temperature range and 5°C temperature resolution
- Successive Approximation ADC (SARADC)
  - 10-bit resolution
  - Up to 1MS/s sampling rate
  - 3 single-ended input channels
- OTP
  - Support 4K bit Size, 3.5K bit for secure application
  - Support Program/Read/Idle mode
- Package Type
  - TFBGA418L (body: 14mm x 14mm; ball size: 0.3mm; ball pitch: 0.65mm)

#### Notes:

① DDR3/DDR3L/LPDDR2/LPDDR3/DDR4 are not used simultaneously

# 1.3 Block Diagram

The following diagram shows the basic block diagram.



Fig.1-1 Block Diagram



Fig.1-2 Block Diagram

# **Chapter 2 Package Information**

# 2.1 Order Information

| Orderable<br>Device | RoHS<br>status | Package   | Package<br>Qty  | Device Feature                                             |
|---------------------|----------------|-----------|-----------------|------------------------------------------------------------|
| PX30                | RoHS           | TFBGA418L | 1190 by<br>tray | Quad core application processor                            |
| PX30K               | RoHS           | TFBGA418L | 1190 by<br>tray | Quad core application processor for commercial application |

# 2.2 Top Marking



Fig.2-1 Package definition



Fig.2-2 Package definition

# 2.3 TFBGA418LDimension



Fig.2-3 Package Top View





Fig.2-5 Package side view

| SYMBOL | MILLIMETER  |          |          |  |  |  |
|--------|-------------|----------|----------|--|--|--|
|        | MIN         | NOM      | MAX      |  |  |  |
| Α      |             | 1.17     | 1.25     |  |  |  |
| A1     | 0.16        | 0.21     | 0.26     |  |  |  |
| A2     | 0.91        | 0.96     | 1.01     |  |  |  |
| A3     | 0.7         | O BASIC  |          |  |  |  |
| С      | 0.22        | 0.26     | 0.30     |  |  |  |
| D      | 13.90       | 14.00    | 14.10    |  |  |  |
| D1     | 13.00 BASIC |          |          |  |  |  |
| Е      | 13.90       | 14.00    | 14.10    |  |  |  |
| E1     | 13.         | .00 BASI | 00 BASIC |  |  |  |
| е      | 0           | .65 BASK | 0        |  |  |  |
| b      | 0.25        | 0.30     | 0.35     |  |  |  |
| L      |             | 0.35 REF | -        |  |  |  |
| aaa    |             | 0.15     |          |  |  |  |
| ccc    | 0.15        |          |          |  |  |  |
| ddd    | 0.10        |          |          |  |  |  |
| eee    |             | 0.15     |          |  |  |  |
| fff    |             | 0.08     |          |  |  |  |

Fig.2-6 Package dimension

# 2.4 Ball Map

1 8 2 5 6 7 8 9 10 11 12 1 3 DDR3\_RESE DDR3\_BA DDR3\_A5 LVDS\_TX3P/MIPI\_ DDR3\_A DDR3\_A4 DDR3\_A1 DDR3\_BA2/DD DDR3\_A10/D /DDR4\_A Α VSS\_1 TN/DDR4\_R 0/DDR4\_ 14/DDR /DDR4\_A 2/DDR4\_ VSS\_5 TX\_D3P/LCDC\_DE R4\_BA0 DR4\_CS0N **ESETN** BG0 4\_A1 5 BA1 N\_M1 8 DDR3\_CL | DDR3\_CLKP | DDR3\_CS | DDR3\_A7 DDR3\_A DDR3\_A6 DDR3\_BA1/D DDR3\_CKE/D LVDS\_TX3N/MIPI DDR3\_A3/DD B KN/DDR4 /DDR4\_CLK N0/DDR4 /DDR4\_A VSS\_6 11/DDR /DDR4\_A VSS\_7 DR4\_CASN/D \_TX\_D3N/LCDC\_ DR4\_RASN/D R4\_A6 \_CLKN DR4\_A15 HSYNC\_M1 Ρ \_ACTN 11 4\_A3 7 DR4\_A16 DDR3\_RA DDR3\_A DDR3\_A DDR3\_W DDR3\_A1 DDR3\_A8/DD DDR3\_ODT1/ SN/DDR4 0/DDR4 EN/DDR4 5/DDR4\_ C DDR\_DQ26 VSS 8 VSS 9 9/DDR4 VSS\_10 DDR4\_ODT1 R4\_A13 \_CKE \_A0 \_A10 \_BG1 ODT0 DDR3\_ODT0/ DDR3\_A DDR3\_A2 DDR3\_CA DDR3\_A1/DD DDR3\_CSN1/ DDR\_DQ3 DDR\_DQ27 VSS\_11 VSS\_12 DDR4\_WEN/D 13/DDR VSS\_13 /DDR4\_A SN/DDR4 VCCIO4 D R4\_A9 DDR4\_CS1N DR4\_A14 4\_A2 \_A12 MIPI\_DSI\_VCCA\_ DDR\_DQ3 DDR\_DQ22 VSS\_14 VSS\_15 VSS\_17 VSS\_18 VSS\_19 VSS\_20 VSS\_21 VSS\_24 Е VSS 16 3V3 DDRIO\_V DDRIO\_V DDRIO\_VDD\_ MIPI\_DSI\_VC MIPI\_DSI\_VCCA\_ DDR\_DQ1 DDR\_DQ F VSS 22 VSS\_23 DD\_1 CA\_1V0 1V8 16 DDR\_DQS3 DDR\_DQ1 DDR\_DM DDRIO\_VDD\_ DDR\_DQS DDRIO\_V G VSS\_28 VSS\_29 VSS\_30 VSS\_31 LVDS\_RBIAS 3\_N DD\_4 Н VSS\_37 VSS\_38 VSS\_39 VSS\_40 VSS\_41 VSS\_42 VSS\_43 VSS\_44 VSS\_45 VSS\_46 DDR\_DQS DDR\_DQS2 DDR\_DQ2 DDR\_DQ DDRIO\_ DDRIO\_ VSS\_49 VSS\_50 VSS\_51 VSS\_52 VSS\_53 VSS\_54 VDD\_6 VDD\_7 2\_N 9 25 DDR\_DQ2 DDR\_DQ DDRIO\_ DDRIO\_ LOGIC\_V LOGIC\_VDD\_ VSS\_59 DDR\_DQ19 VSS\_58 VSS\_61 VSS\_63 Κ VDD\_8 VDD\_9 28 DD\_1 3

Fig.2-7 Ball Map-1

| 13                                                                      | 14                                                                          | 15                                                                   | 16                                                                        | 17                                                                    | 18                                                                     | 19                                                          | 20                                                                 | 21                                             | _ |
|-------------------------------------------------------------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------|------------------------------------------------|---|
|                                                                         | LVDS_CLKP/MI<br>PI_TX_CLKP/LC<br>DC_D3_M1                                   |                                                                      | LVDS_TX1P/MIPI<br>_TX_D1P/LCDC_<br>D10_M1                                 |                                                                       | GPIO3_C5/LCDC<br>_D17/PWM7/I2S<br>0_8CH_SDI0/TD<br>M_SDI               |                                                             | GPIO3_C0/LC<br>DC_D12/I2S0<br>_8CH_SDO1                            |                                                | А |
| PI_TX_D2P/LC                                                            | LVDS_CLKN/MI<br>PI_TX_CLKN/LC<br>DC_D4_M1                                   | LVDS_TX1N/<br>MIPI_TX_D1N<br>/LCDC_D1_M<br>1                         |                                                                           | LVDS_TX0P/MI<br>PI_TX_D0P/LC<br>DC_D8_M1                              | GPIO3_B2/LCDC<br>_D6/SPI1_CSN1                                         | GPIO3_C3/LCD<br>C_D15/PWM5/I<br>2S0_8CH_SCLK<br>TX/TDM_SCLK | GPIO3_C1/LC<br>DC_D13/I2S0<br>_8CH_MCLK                            |                                                |   |
| LVDS_TX2N/MI<br>PI_TX_D2N/LC<br>DC_VSYNC_M1                             | GPIO3_A6/LCD<br>C_D2                                                        | GPIO3_A4/LC<br>DC_D0                                                 | GPIO3_B5/LCDC<br>_D9_M0/I2S0_8<br>CH_LRCKRX                               | GPIO3_B3/LCD<br>C_D7/I2S0_8C<br>H_SDI1                                | GPIO3_C4/LCDC<br>_D16/PWM6/I2S<br>0_8CH_SDO0/TD<br>M_SDO               | C_D14/PWM4/I                                                | GPIO1_A6/FL<br>ASH_D6/EMM<br>C_D6                                  | GPIO1_A2/<br>FLASH_D2/<br>EMMC_D2/<br>SFC_SIO2 | С |
| C_D18/CIF_D1                                                            | GPIO3_C7/LCD<br>C_D19/CIF_D1<br>1_M1/PDM_CLK<br>1                           | GPIO3_D0/LC<br>DC_D20/CIF_<br>CLKOUT_M1/<br>PDM_SDI1                 | GPIO3_D1/LCDC<br>_D21/CIF_VSYN<br>C_M1/PDM_SDI2<br>/ISP_PRELIGHT_<br>TRIG | C_D22/CIF_HR<br>EF_M1/PDM_S                                           | GPIO3_D3/LCDC _D23/CIF_CLKIN _M1/PDM_SDI0_ M0/ISP_FLASH_ TRIGIN        | GPIO3_A0/LCD<br>C_CLK                                       | GPIO1_A5/FL<br>ASH_D5/EMM<br>C_D5                                  | GPIO1_A1/<br>FLASH_D1/<br>EMMC_D1/<br>SFC_SIO1 | D |
| C_HSYNC_M0/<br>CIF_D0_M1/I2                                             | GPIO3_A3/LCD<br>C_DEN_M0/CIF<br>_D2_M1/I2S2_<br>2CH_LRCK_TXR<br>X/UART5_CTS | GPIO3_A5/LC<br>DC_D1_M0/C<br>IF_D3_M1/I2<br>S2_2CH_SDI/<br>UART5_RTS | GPIO3_A7/LCDC<br>_D3_M0/CIF_D4<br>_M1/I2S2_2CH_<br>SDO                    | GPIO3_B0/LCD<br>C_D4_M0/CIF_<br>D5_M1/I2S0_8<br>CH_SDI3               | GPIO1_B3/FLAS<br>H_ALE/EMMC_R<br>STN                                   | GPIO1_A3/FLA<br>SH_D3/EMMC_<br>D3/SFC_SIO3                  | GPIO1_A0/FL<br>ASH_D0/EMM<br>C_D0/SFC_SI<br>O0                     | FLASH_D4/                                      | E |
| GPIO3_A2/LCD<br>C_VSYNC_M0/<br>CIF_D1_M1/I2<br>S2_2CH_SCLK/<br>UART5_TX | VSS_25                                                                      | VSS_26                                                               | VSS_27                                                                    | GPIO3_B1/LCD<br>C_D5_M0/CIF_<br>D6_M1/I2S0_8<br>CH_SDI2/SPI1<br>_CSN0 | GPIO3_B4/LCDC _D8_M0/CIF_D7 _M1/I2S0_8CH_ SCLKRX/SPI1_M OSI            | GPIO1_B0/FLA<br>SH_CS0                                      |                                                                    |                                                | F |
| VSS_33                                                                  | VSS_34                                                                      | VSS_48                                                               | VSS_47                                                                    | C_D11_M0/CIF<br>_D9_M1/I2S0_                                          | GPIO3_B6/LCDC<br>_D10_M0/CIF_D<br>8_M1/I2S0_8CH<br>_SDO3/SPI1_MI<br>SO | GPIO1_B2/FLA<br>SH_DQS/EMMC<br>_CMD                         | GPIO1_B6/FL<br>ASH_CS1/UA<br>RT3_TX_M1/<br>SPI0_CSN                |                                                | G |
| VSS_55                                                                  | CPU_VDD_1                                                                   | CPU_VDD_2                                                            | CPU_VDD_3                                                                 | VSS_57                                                                | GPIO1_B1/FLAS<br>H_RDY/EMMC_C<br>LKOUT/SFC_CLK                         | GPIO1_C4/SDM<br>MC1_CMD                                     | GPIO1_B5/FL<br>ASH_WRN/U<br>ART3_RTS_M<br>1/SPIO_MISO<br>/I2C3_SCL | FLASH_RD<br>N/UART3_                           |   |
| VSS_64                                                                  | CPU_VDD_4                                                                   | CPU_VDD_5                                                            | CPU_VDD_6                                                                 | VSS_56                                                                | VCCIO6                                                                 | GPIO1_D1/SDM<br>MC1_D3                                      | GPIO1_C0/U<br>ART1_RX                                              |                                                | J |
| VSS_65                                                                  | CPU_VDD_7                                                                   | CPU_VDD_8                                                            | CPU_VDD_9                                                                 | VSS_67                                                                | VSS_68                                                                 | VCCIO1                                                      | GPIO1_C1/U<br>ART1_TX                                              | GPIO1_C2/<br>UART1_CT<br>S                     | К |

Fig.2-8 Ball Map-2

| L DQ23 20 0 VSS_71 VSS_72 0 11 VSS_73 C,V0 C,V0 D_2 D_4 D_4 D_5 D_5 D_6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |   | 1            | 2            | 3 | MDC<br>4               | 5                         | 6                | 7                | 8          | 9    | 10    | 11                 | 12                                |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--------------|--------------|---|------------------------|---------------------------|------------------|------------------|------------|------|-------|--------------------|-----------------------------------|
| DOR_DOR_DOR_DOR_DOR_DOR_DOR_DOR_DOR_DOR_                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |   | VSS_4        |              |   | /CIF_HREF<br>_M0/RMII_ | _D2_M0/RMII               | _CLKI_M0/RMI     | F_D4_M0/RM       | F_D3_M0/RM |      | OTG_  | USB_RBI<br>AS      | USB_HOST<br>_DP                   |
| L DQ23 20 0 VSS_71 VSS_72 0 11 VSS_73 C_VD C_VD D_2 D_4 D_4 D_5 D_5 D_2 D_4 D_4 D_5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Υ |              |              |   | /CIF_VSYN              | _CLKO_M0/CL<br>K_OUT_ETHE | _D5_M0/RMII      | F_D7_M0/RM       | F_D6_M0/RM | CSI_ | OTG_  | USB_ID             | USB_HOST<br>_DM                   |
| DQ23   20   0   VSS_71   VSS_72   0   11   VSS_73   C_VD   C_VD   D_2   D_4   | W | DQS0_        |              | _ | VSS_135                | _D8_M0/RMII               | _D1_M0/UART      | F_D9_M0/RM       |            | CSI_ | CSI_  | VSS_35             |                                   |
| DDR_DQ23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ٧ |              |              |   |                        | VSS_148                   | _D11_M0/I2C      |                  |            | CSI_ | CSI_C | MIPI_CSI<br>_DN0   | GPIO2_B4/ CIF_D0_M 0/UART2_T X_M1 |
| DDR_DQ VSS_10 VSS_111 VSS_122 USS_121 VSS_129 USS_130 VSS_131 VSS_111 DDR_DQ VSS_11 VSS_129 VSS_130 VSS_131 VSS_11 VSS_11 VSS_11 VSS_111 VSS_1111 VSS_11111 VSS_1111 VSS_1111 VSS_1111 VSS_1111 VSS_1111 VSS_1111 VSS_11111 VSS_1111 VSS_11111 VSS_1111 VSS_1111 VSS_1111 VSS_1111 VSS_1111 VSS_1111 VSS_11111 VSS_1111 | U | DQS1_        |              |   |                        | VSS_141                   | VCCIO3           | F_D10_M0/I2      |            | CSI_ | CSI_C | MIPI_CSI<br>_RBIAS | USB_AVDD<br>_1V0                  |
| DDR_DQ23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Т |              |              |   | VSS_127                | VSS_128                   | VSS_129          | VSS_130          | VSS_131    |      | _     | VSS_134            | VSS_36                            |
| DDR_ DDR_DQ VSS_8 DDR_DQ1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | R |              |              |   | DDR_DQ0                | VSS_113                   | VSS_114          | VSS_115          | VSS_116    |      |       | VSS_119            | VSS_120                           |
| DDR_DQ VSS_8 DDR_DQ1 VSS_90 VSS_91 VSS_92 VSS_93 VSS_93 VSS_ VSS_ LOG DDR_DQ VSS_91 VSS_92 VSS_93 VSS_93 VSS_ VSS_ LOG DDR_DQ VSS_93 VSS_ VSS_ LOG DDR_DQ VSS_91 VSS_92 VSS_93 VSS_ VSS_ VSS_ LOG DDR_DQ VSS_93 VSS_ VSS_ VSS_ VSS_ LOG DDR_DQ VSS_91 VSS_92 VSS_93 VSS_ VSS_ VSS_ VSS_ LOG DDR_DQ VSS_91 VSS_92 VSS_93 VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS_ VSS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Р |              |              |   | VSS_100                | VSS_101                   | VSS_102          | VSS_103          | VSS_104    |      |       | VSS_107            | VSS_108                           |
| DQ23 20 0 VSS_71 VSS_72 0 11 VSS_73 C_VD C_VD D_2 D_4 DDR_DDR_DDR_DDR_DDR_DDR_DDR_DDR_DDR_DDR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | N |              |              |   |                        | VSS_90                    | VSS_91           | VSS_92           | VSS_93     |      |       | LOGIC_V<br>DD_5    | LOGIC_VD<br>D_7                   |
| L DQ23 20 0 VSS_71 VSS_72 0 11 VSS_73 C_VD C_VD D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | М |              |              |   | DDR_DM3                | VSS_80                    |                  |                  | VSS_81     |      |       | LOGIC_V<br>DD_8    | VSS_62                            |
| LOGI LOGI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | L | DDR_<br>DQ23 | DDR_DQ<br>20 |   | VSS_71                 | VSS_72                    | DDRIO_VDD_1<br>0 | DDRIO_VDD_<br>11 | VSS_73     | C_VD | C_VD  | LOGIC_V<br>DD_9    | VSS_77                            |

Fig.2-9 Ball Map-3

|                                      |                                    |                                |                                            |                                                      |                                            |                                            |                                      | \CV 1.2                                 |        |
|--------------------------------------|------------------------------------|--------------------------------|--------------------------------------------|------------------------------------------------------|--------------------------------------------|--------------------------------------------|--------------------------------------|-----------------------------------------|--------|
| VSS_69                               | VSS_66                             | VSS_87                         | VSS_88                                     | VSS_78                                               | VSS_79                                     | GPIO1_C7/SD<br>MMC1_D1                     | GPIO1_C6/S<br>DMMC1_D0               | GPIO1_C3/UA<br>RT1_RTS                  | L      |
| VSS_60                               | VSS_75                             | VSS_82                         | VSS_83                                     | VSS_86                                               | PLL_AVDD_<br>1V8                           | GPIO0_B7/P<br>WM0/OTG_D<br>RV              | GPIO1_C5/S<br>DMMC1_CLK              | GPIO1_D0/SD<br>MMC1_D2                  | М      |
| LOGIC_VDD                            | VSS_74                             | VSS_94                         | VSS_95                                     | AVSS                                                 | PLL_AVDD_<br>1V0                           | GPIO0_B5/UA RT0_RTS/TES T_CLK1             | GPIO0_B2/U<br>ART0_TX                | GPIOO_CO/UA<br>RT3_TX_MO/P<br>WM1       | N      |
| VSS_109                              | VSS_11<br>0                        | VSS_112                        | VSS_111                                    | PMU_VDD_1V0                                          | GPIO0_B3/<br>UART0_RX                      | GPIO0_C1/UA<br>RT3_RX_M0/<br>PWM3          | GPIO0_C4/C<br>LKIO_32K               | GPIO0_B1/I2<br>C0_SDA                   | Р      |
| VSS_121                              | VSS_12<br>2                        | VSS_123                        | VSS_124                                    | VSS_125                                              | GPIO0_B4/<br>UART0_CTS                     | GPIO0_B6/FL<br>ASH_VOLSEL                  | GPIOO_C3/I 2C1_SDA/U ART3_RTS_ M0    | GPIO0_B0/I2<br>C0_SCL                   | R      |
| OTP_VCC_1<br>V8                      | VSS_13<br>6                        | VSS_137                        | VSS_138                                    | VSS_139                                              | VSS_140                                    | PMUIO2                                     | GPIOO_C2/I 2C1_SCL/UA RT3_CTS_M 0    | GPIO0_A5                                | Т      |
| ADC_AVDD_<br>1V8                     | VSS_14<br>2                        | VSS_143                        | VSS_144                                    | VSS_145                                              | VSS_146                                    | PMUIO1                                     | OSC_24M_I<br>N                       | OSC_24M_OU<br>T                         | U      |
| USB_AVDD_<br>1V8                     | ADC_IN                             | ADC_IN2                        | VSS_149                                    | VSS_150                                              | VSS_151                                    | VSS_152                                    | GPIO0_A4/P MIC_SLEEP/ TSADC_SHU T_M1 | GPIO0_A2                                | v      |
| USB_AVDD_<br>3V3                     | ADC_IN                             | GPIO2_C6 /PDM_CL K0_M1         | VCCIO5                                     | VSS_99                                               | VSS_76                                     | NPOR                                       | TVSS                                 | GPIOO_A6/TS ADC_SHUT_M 0/TSADC_SH UTORG | W      |
| USB_VBUS                             | GPIO2_<br>C3/I2S1<br>_2CH_M<br>CLK | GPIO2_C4<br>/I2S1_2C<br>H_SDO  | GPIO1_D7/S<br>DMMCO_CMD<br>/UART4_RTS      | GPIO1_D6/SD<br>MMC0_CLKO/U<br>ART4_CTS/TES<br>T_CLKO | VCCIO2                                     | GPIO0_A7                                   | GPIO0_A1                             | GPIOO_AO/RE<br>F_CLKO                   | Υ      |
| GPIO2_C5/I 2S1_2CH_S DI/PDM_SD I0_M1 | GPIO2_<br>C2/I2S1<br>_2CH<br>SCLK  | GPIO2_C1 /I2S1_2C H_LRCK_ TXRX | GPIO1_D5/S  DMMC0_D3/U  ART4_TX/JTA  G_TMS | GPIO1_D2/SD<br>MMC0_D0/UAR<br>T2_TX_M0               | GPIO1_D3/<br>SDMMC0_D<br>1/UART2_R<br>X_M0 | GPIO1_D4/S  DMMC0_D2/U  ART4_RX/JTA  G_TCK | GPIO0_A3/S<br>DMMC0_DE<br>TN         | VSS_3                                   | A<br>A |
| 13                                   | 14                                 | 15                             | 16                                         | 17                                                   | 18                                         | 19                                         | 20                                   | 21                                      | -      |

Fig.2-10 Ball Map-4

# 2.5 Pin Number Order

Table 2-1 Pin Number Order Information

| No.  | Pin Name                                         | No. | Pin Name           |
|------|--------------------------------------------------|-----|--------------------|
| A1   | VSS_1                                            | K17 | VSS_67             |
| A2   | DDR3_RESETn/DDR4_RESETN                          | K18 | VSS_68             |
| А3   | DDR3_BA0/DDR4_BG0                                | K19 | VCCIO1             |
| A4   | DDR3_A5/DDR4_A8                                  | K20 | GPIO1_C1/UART1_TX  |
| A5   | DDR3_BA2/DDR4_BA0                                | K21 | GPIO1_C2/UART1_CTS |
| A7   | DDR3_A14/DDR4_A1                                 | L1  | DDR_DQ23           |
| A8   | DDR3_A4/DDR4_A5                                  | L2  | DDR_DQ20           |
| A9   | DDR3_A12/DDR4_BA1                                | L3  | VSS_70             |
| A10  | DDR3_A10/DDR4_CS0n                               | L4  | VSS_71             |
| A11  | VSS_5                                            | L5  | VSS_72             |
| A12  | LVDS_TX3P/MIPI_TX_D3P/LCDC_DEN_M1                | L6  | DDRIO_VDD_10       |
| A14  | LVDS_CLKP/MIPI_TX_CLKP/LCDC_D3_M1                | L7  | DDRIO_VDD_11       |
| A16  | LVDS_TX1P/MIPI_TX_D1P/LCDC_D10_M1                | L8  | VSS_73             |
| A18  | GPIO3_C5/LCDC_D17/PWM7/I2S0_8CH_SDI0/T<br>DM_SDI | L9  | LOGIC_VDD_2        |
| A20  | GPIO3_C0/LCDC_D12/I2S0_8CH_SDO1                  | L10 | LOGIC_VDD_4        |
| A21  | VSS_2                                            | L11 | LOGIC_VDD_9        |
| AA1  | VSS_4                                            | L12 | VSS_77             |
| AA2  | DDR_DQ8                                          | L13 | VSS_69             |
| AA3  | VSS_98                                           | L14 | VSS_66             |
| AA4  | GPIO2_B1/CIF_HREF_M0/RMII_MDC                    | L15 | VSS_87             |
| AA5  | GPIO2_A0/CIF_D2_M0/RMII_TXEN                     | L16 | VSS_88             |
| AA6  | GPIO2_B2/CIF_CLKI_M0/RMII_CLK                    | L17 | VSS_78             |
| AA7  | GPIO2_A2/CIF_D4_M0/RMII_TXD0                     | L18 | VSS_79             |
| AA8  | GPIO2_A1/CIF_D3_M0/RMII_TXD1                     | L19 | GPIO1_C7/SDMMC1_D1 |
| AA10 | USB_OTG_DM                                       | L20 | GPIO1_C6/SDMMC1_D0 |
| AA11 | USB_RBIAS                                        | L21 | GPIO1_C3/UART1_RTS |
| AA12 | USB_HOST_DP                                      | M1  | DDR_DQ21           |
| AA13 | GPIO2_C5/I2S1_2CH_SDI/PDM_SDIO_M1                | M2  | DDR_DQ11           |
| AA14 | GPIO2_C2/I2S1_2CHSCLK                            | М3  | DDR_DQ13           |
| AA15 | GPIO2_C1/I2S1_2CH_LRCK_TXRX                      | M4  | DDR_DM3            |
| AA16 | GPIO1_D5/SDMMC0_D3/UART4_TX/JTAG_TMS             | M5  | VSS_80             |
| AA17 | GPIO1_D2/SDMMC0_D0/UART2_TX_M0                   | M6  | DDRIO_VDD_12       |
| AA18 | GPIO1_D3/SDMMC0_D1/UART2_RX_M0                   | M7  | DDRIO_VDD_13       |
| AA19 | GPIO1_D4/SDMMC0_D2/UART4_RX/JTAG_TCK             | M8  | VSS_81             |
| AA20 | GPIO0_A3/SDMMC0_DETN                             | M9  | VSS_84             |
| AA21 | VSS_3                                            | M10 | VSS_85             |
| B1   | DDR3_CLKN/DDR4_CLKN                              | M11 | LOGIC_VDD_8        |
| B2   | DDR3_CLKP/DDR4_CLKP                              | M12 | VSS_62             |
| В3   | DDR3_CSN0/DDR4_ACTn                              | M13 | VSS_60             |
| B4   | DDR3_A7/DDR4_A11                                 | M14 | VSS_75             |

|     | Din Name                               | NI - | Din Nama                     |
|-----|----------------------------------------|------|------------------------------|
| No. | Pin Name                               | No.  | Pin Name                     |
| B5  | DDR3_A3/DDR4_A6                        | M15  | VSS_82                       |
| B6  | VSS_6                                  | M16  | VSS_83                       |
| B7  | DDR3_A11/DDR4_A3                       | M17  | VSS_86                       |
| B8  | DDR3_A6/DDR4_A7                        | M18  | PLL_AVDD_1V8                 |
| B9  | VSS_7                                  | M19  | GPIO0_B7/PWM0/OTG_DRV        |
| B10 | DDR3_BA1/DDR4_CASn/DDR4_A15            | M20  | GPIO1_C5/SDMMC1_CLK          |
| B11 | DDR3_CKE/DDR4_RASn/DDR4_A16            | M21  | GPIO1_D0/SDMMC1_D2           |
| B12 | LVDS_TX3N/MIPI_TX_D3N/LCDC_HSYNC_M1    | N2   | DDR_DQ4                      |
| B13 | LVDS_TX2P/MIPI_TX_D2P/LCDC_D5_M1       | N3   | VSS_89                       |
| B14 | LVDS_CLKN/MIPI_TX_CLKN/LCDC_D4_M1      | N4   | DDR_DQ15                     |
| B15 | LVDS_TX1N/MIPI_TX_D1N/LCDC_D1_M1       | N5   | VSS_90                       |
| B16 | LVDS_TX0N/MIPI_TX_D0N/LCDC_D11_M1      | N6   | VSS_91                       |
| B17 | LVDS_TX0P/MIPI_TX_D0P/LCDC_D8_M1       | N7   | VSS_92                       |
| B18 | GPIO3_B2/LCDC_D6/SPI1_CSN1             | N8   | VSS_93                       |
| B19 | GPIO3_C3/LCDC_D15/PWM5/I2S0_8CH_SCLKTX | N9   | VSS 96                       |
|     | /TDM_SCLK                              |      | 155_50                       |
| B20 | GPIO3_C1/LCDC_D13/I2S0_8CH_MCLK        | N10  | VSS_97                       |
| B21 | GPIO1_A7/FLASH_D7/EMMC_D7              | N11  | LOGIC_VDD_5                  |
| C2  | DDR_DQ26                               | N12  | LOGIC_VDD_7                  |
| C3  | VSS_8                                  | N13  | LOGIC_VDD_6                  |
| C4  | DDR3_RASn/DDR4_CKE                     | N14  | VSS_74                       |
| C5  | VSS_9                                  | N15  | VSS_94                       |
| C6  | DDR3_A9/DDR4_A0                        | N16  | VSS_95                       |
| C7  | DDR3_A0/DDR4_A10                       | N17  | AVSS                         |
| C8  | DDR3_WEn/DDR4_BG1                      | N18  | PLL_AVDD_1V0                 |
| С9  | DDR3_A15/DDR4_ODT0                     | N19  | GPIO0_B5/UART0_RTS/TEST_CLK1 |
| C10 | DDR3_A8/DDR4_A13                       | N20  | GPIO0_B2/UART0_TX            |
| C11 | DDR3_ODT1/DDR4_ODT1                    | N21  | GPIO0_C0/UART3_TX_M0/PWM1    |
| C12 | VSS_10                                 | Р3   | DDR_DQ9                      |
| C13 | LVDS_TX2N/MIPI_TX_D2N/LCDC_VSYNC_M1    | P4   | VSS_100                      |
| C14 | GPIO3_A6/LCDC_D2                       | P5   | VSS_101                      |
| C15 | GPIO3_A4/LCDC_D0                       | P6   | VSS_102                      |
| C16 | GPIO3_B5/LCDC_D9_M0/I2S0_8CH_LRCKRX    | P7   | VSS_103                      |
| C17 | GPIO3_B3/LCDC_D7/I2S0_8CH_SDI1         | P8   | VSS_104                      |
| C18 | GPIO3_C4/LCDC_D16/PWM6/I2S0_8CH_SD00/T | P9   | VSS_105                      |
|     | DM_SDO                                 | . ,  |                              |
| C19 | GPIO3_C2/LCDC_D14/PWM4/I2S0_8CH_LRCKTX | P10  | VSS 106                      |
|     | /TDM_FSYNC                             |      | _                            |
| C20 | GPIO1_A6/FLASH_D6/EMMC_D6              | P11  | VSS_107                      |
| C21 | GPIO1_A2/FLASH_D2/EMMC_D2/SFC_SIO2     | P12  | VSS_108                      |
| D1  | DDR_DQ30                               | P13  | VSS_109                      |
| D2  | DDR_DQ27                               | P14  | VSS_110                      |
| D3  | VSS_11                                 | P15  | VSS_112                      |
| D4  | VSS_12                                 | P16  | VSS_111                      |

| No. | Pin Name                                                        | No. | Pin Name                       |
|-----|-----------------------------------------------------------------|-----|--------------------------------|
|     |                                                                 |     |                                |
| D5  | DDR3_ODT0/DDR4_Wen/DDR4_A14                                     | P17 | PMU_VDD_1V0                    |
| D6  | DDR3_A13/DDR4_A2                                                | P18 | GPIO0_B3/UART0_RX              |
| D7  | VSS_13                                                          | P19 | GPIOO_C1/UART3_RX_M0/PWM3      |
| D8  | DDR3_A2/DDR4_A4                                                 | P20 | GPIO0_C4/CLKIO_32K             |
| D9  | DDR3_CASn/DDR4_A12                                              | P21 | GPIO0_B1/I2C0_SDA              |
| D10 | DDR3_A1/DDR4_A9                                                 | R1  | DDR_DQ1                        |
| D11 | DDR3_CSN1/DDR4_CS1N                                             | R2  | DDR_DQ6                        |
| D12 | VCCIO4                                                          | R3  | DDR_DQ5                        |
| D13 | GPIO3_C6/LCDC_D18/CIF_D10_M1/PDM_CLK0_<br>M0                    | R4  | DDR_DQ0                        |
| D14 | GPIO3_C7/LCDC_D19/CIF_D11_M1/PDM_CLK1                           | R5  | VSS_113                        |
| D15 | GPIO3_D0/LCDC_D20/CIF_CLKOUT_M1/PDM_S DI1                       | R6  | VSS_114                        |
|     | GPIO3 D1/LCDC D21/CIF VSYNC M1/PDM SDI                          |     |                                |
| D16 | 2/ISP_PRELIGHT_TRIG                                             | R7  | VSS_115                        |
|     | GPIO3_D2/LCDC_D22/CIF_HREF_M1/PDM_SDI3                          |     | V33_113                        |
| D17 | /ISP_FLASH_TRIGOUT                                              | R8  | VSS_116                        |
|     |                                                                 |     | V33_110                        |
| D18 | GPIO3_D3/LCDC_D23/CIF_CLKIN_M1/PDM_SDI  0_M0/ISP_FLASH_TRIGIN   | R9  | VSS_117                        |
| D19 | GPIO3_A0/LCDC_CLK                                               | R10 | VSS_118                        |
| D20 | GPIO1_A5/FLASH_D5/EMMC_D5                                       | R11 | VSS_119                        |
| D21 | GPIO1_A1/FLASH_D1/EMMC_D1/SFC_SIO1                              | R12 | VSS_120                        |
| E1  | DDR_DQ31                                                        | R13 | VSS_121                        |
| E2  | DDR_DQ22                                                        | R14 | VSS_122                        |
| E3  | VSS_14                                                          | R15 | VSS_123                        |
| E4  | VSS_15                                                          | R16 | VSS_124                        |
| E5  | VSS_16                                                          | R17 | VSS_125                        |
| E6  | VSS_17                                                          | R18 | GPIO0_B4/UART0_CTS             |
| E7  | VSS_18                                                          | R19 | GPIO0_B6/FLASH_VOLSEL          |
| E8  | VSS_19                                                          | R20 | GPIO0_C3/I2C1_SDA/UART3_RTS_M0 |
| E9  | VSS_20                                                          | R21 | GPIO0_B0/I2C0_SCL              |
| E10 | VSS 21                                                          | T2  | DDR_D_m0                       |
| E11 | VSS_24                                                          | T3  | VSS_126                        |
| E12 | MIPI_DSI_VCCA_3V3                                               | T4  | VSS_127                        |
|     | GPIO3_A1/LCDC_HSYNC_M0/CIF_D0_M1/I2S2_                          |     |                                |
| E13 | 2CH_MCLK/UART5_RX                                               | T5  | VSS_128                        |
| E14 | GPIO3_A3/LCDC_DEN_M0/CIF_D2_M1/I2S2_2C<br>H_LRCK_TXRX/UART5_CTS | Т6  | VSS_129                        |
| E15 | GPIO3_A5/LCDC_D1_M0/CIF_D3_M1/I2S2_2CH _SDI/UART5_RTS           | T7  | VSS_130                        |
| E16 | GPIO3_A7/LCDC_D3_M0/CIF_D4_M1/I2S2_2CH<br>_SDO                  | Т8  | VSS_131                        |
| E17 | GPIO3_B0/LCDC_D4_M0/CIF_D5_M1/I2S0_8CH<br>_SDI3                 | Т9  | VSS_132                        |
| E18 | GPIO1_B3/FLASH_ALE/EMMC_RSTN                                    | T10 | VSS_133                        |
|     |                                                                 |     |                                |

| No. | Pin Name                               | No.  | Pin Name                       |  |  |  |  |  |
|-----|----------------------------------------|------|--------------------------------|--|--|--|--|--|
| E19 | GPIO1_A3/FLASH_D3/EMMC_D3/SFC_SIO3     | T11  | VSS_134                        |  |  |  |  |  |
| E20 | GPIO1_A0/FLASH_D0/EMMC_D0/SFC_SIO0     | T12  | VSS_36                         |  |  |  |  |  |
| E21 | GPIO1_A4/FLASH_D4/EMMC_D4/SFC_CSN0     | T13  | OTP_VCC_1V8                    |  |  |  |  |  |
| F2  | VSS_22                                 | T14  | VSS_136                        |  |  |  |  |  |
| F3  | DDR_DQ18                               | T15  | VSS_137                        |  |  |  |  |  |
| F4  | DDR_DQ16                               | T16  | VSS 138                        |  |  |  |  |  |
| F5  | VSS_23                                 | T17  | VSS_139                        |  |  |  |  |  |
| F8  | DDRIO_VDD_1                            | T18  | VSS_140                        |  |  |  |  |  |
| F9  | DDRIO_VDD_2                            | T19  | PMUIO2                         |  |  |  |  |  |
| F10 | DDRIO_VDD_3                            | T20  | GPIO0_C2/I2C1_SCL/UART3_CTS_M0 |  |  |  |  |  |
| F11 | MIPI_DSI_VCCA_1V0                      | T21  | GPIO0_A5                       |  |  |  |  |  |
| F12 | MIPI_DSI_VCCA_1V8                      | U1   | DDR_DQS1_N                     |  |  |  |  |  |
|     | GPIO3_A2/LCDC_VSYNC_M0/CIF_D1_M1/I2S2_ |      |                                |  |  |  |  |  |
| F13 | 2CH_SCLK/UART5_TX                      | U2   | DDR_DQS1_P                     |  |  |  |  |  |
| F14 | VSS_25                                 | U3   | DDR_DQ2                        |  |  |  |  |  |
| F15 | VSS_26                                 | U4   | DDR_D_M1                       |  |  |  |  |  |
| F16 | VSS_27                                 | U5   | VSS_141                        |  |  |  |  |  |
| F17 | GPIO3_B1/LCDC_D5_M0/CIF_D6_M1/I2S0_8CH | II.C | Vector                         |  |  |  |  |  |
| F17 | _SDI2/SPI1_CSN0                        | U6   | VCCIO3                         |  |  |  |  |  |
| F18 | GPIO3_B4/LCDC_D8_M0/CIF_D7_M1/I2S0_8CH | U7   | GPIO2_B7/CIF_D10_M0/I2C2_SCL   |  |  |  |  |  |
| F10 | _SCLKRX/SPI1_MOSI                      | 07   |                                |  |  |  |  |  |
| F19 | GPIO1_B0/FLASH_CS0                     | U8   | MIPI_CSI_VCCA_1V0              |  |  |  |  |  |
| G1  | DDR_DQS3_N                             | U9   | MIPI_CSI_DP2                   |  |  |  |  |  |
| G2  | DDR_DQS3_P                             | U10  | MIPI_CSI_CLKN                  |  |  |  |  |  |
| G3  | DDR_DQ17                               | U11  | MIPI_CSI_RBIAS                 |  |  |  |  |  |
| G4  | DDR_DM2                                | U12  | USB_AVDD_1V0                   |  |  |  |  |  |
| G5  | VSS_28                                 | U13  | ADC_AVDD_1V8                   |  |  |  |  |  |
| G7  | VSS_29                                 | U14  | VSS_142                        |  |  |  |  |  |
| G8  | VSS_30                                 | U15  | VSS_143                        |  |  |  |  |  |
| G9  | DDRIO_VDD_4                            | U16  | VSS_144                        |  |  |  |  |  |
| G10 | DDRIO_VDD_5                            | U17  | VSS_145                        |  |  |  |  |  |
| G11 | VSS_31                                 | U18  | VSS_146                        |  |  |  |  |  |
| G12 | LVDS_RBIAS                             | U19  | PMUIO1                         |  |  |  |  |  |
| G13 | VSS_33                                 | U20  | OSC_24M_IN                     |  |  |  |  |  |
| G14 | VSS_34                                 | U21  | OSC_24M_OUT                    |  |  |  |  |  |
| G15 | VSS_48                                 | V2   | VSS_147                        |  |  |  |  |  |
| G16 | VSS_47                                 | V3   | DDR_DQ14                       |  |  |  |  |  |
| G17 | GPIO3_B7/LCDC_D11_M0/CIF_D9_M1/I2S0_8C | V4   | DDR_DQ12                       |  |  |  |  |  |
|     | H_SDO2/SPI1_CLK                        |      |                                |  |  |  |  |  |
| G18 | GPIO3_B6/LCDC_D10_M0/CIF_D8_M1/I2S0_8C | V5   | VSS_148                        |  |  |  |  |  |
|     | H_SDO3/SPI1_MISO                       |      |                                |  |  |  |  |  |
| G19 | GPIO1_B2/FLASH_DQS/EMMC_CMD            | V6   | GPIO2_C0/CIF_D11_M0/I2C2_SDA   |  |  |  |  |  |
| G20 | GPIO1_B6/FLASH_CS1/UART3_TX_M1/SPI0_CS | V7   | GPIO2_B5/PWM2                  |  |  |  |  |  |
|     | N                                      |      |                                |  |  |  |  |  |

|     |                                                     |     | NCV 1.2                                |  |  |  |  |  |  |
|-----|-----------------------------------------------------|-----|----------------------------------------|--|--|--|--|--|--|
| No. | Pin Name                                            | No. | Pin Name                               |  |  |  |  |  |  |
| G21 | GPIO1_B4/FLASH_CLE/UART3_CTS_M1/SPI0_M OSI/I2C3_SDA | V8  | MIPI_CSI_DN2                           |  |  |  |  |  |  |
| H2  | VSS_37                                              | V9  | MIPI_CSI_DP3                           |  |  |  |  |  |  |
| Н3  | VSS_38                                              | V10 | MIPI_CSI_CLKP                          |  |  |  |  |  |  |
| H4  | VSS_39                                              | V11 | MIPI_CSI_DN0                           |  |  |  |  |  |  |
| H5  | VSS_40                                              | V12 | GPIO2_B4/CIF_D0_M0/UART2_TX_M1         |  |  |  |  |  |  |
| H7  | VSS_41                                              | V13 | USB_AVDD_1V8                           |  |  |  |  |  |  |
| Н8  | VSS_42                                              | V14 | ADC_INO                                |  |  |  |  |  |  |
| Н9  | VSS_43                                              | V15 | ADC_IN2                                |  |  |  |  |  |  |
| H10 | VSS_44                                              | V16 | VSS_149                                |  |  |  |  |  |  |
| H11 | VSS_45                                              | V17 | VSS_150                                |  |  |  |  |  |  |
| H12 | VSS_46                                              | V18 | VSS_151                                |  |  |  |  |  |  |
| H13 | VSS_55                                              | V19 | VSS_152                                |  |  |  |  |  |  |
| H14 | CPU_VDD_1                                           | V20 | GPIO0_A4/PMIC_SLEEP/TSADC_SHUT_M1      |  |  |  |  |  |  |
| H15 | CPU_VDD_2                                           | V21 | GPIO0_A2                               |  |  |  |  |  |  |
| H16 | CPU_VDD_3                                           | W1  | DDR_DQS0_N                             |  |  |  |  |  |  |
| H17 | VSS_57                                              | W2  | DDR_DQS0_P                             |  |  |  |  |  |  |
| H18 | GPIO1_B1/FLASH_RDY/EMMC_CLKOUT/SFC_CLK              | W3  | VSS_32                                 |  |  |  |  |  |  |
| H19 | GPIO1_C4/SDMMC1_CMD                                 | W4  | VSS_135                                |  |  |  |  |  |  |
| H20 | GPIO1_B5/FLASH_WRN/UART3_RTS_M1/SPI0_M              | W5  | GPIO2_A6/CIF_D8_M0/RMII_RXDV           |  |  |  |  |  |  |
|     | ISO/I2C3_SCL                                        |     |                                        |  |  |  |  |  |  |
| H21 | GPIO1_B7/FLASH_RDN/UART3_RX_M1/SPI0_CL<br>K         | W6  | GPIO2_B6/CIF_D1_M0/UART2_RX_M1         |  |  |  |  |  |  |
| J1  | DDR_DQS2_N                                          | W7  | GPIO2_A7/CIF_D9_M0/RMII_MDIO           |  |  |  |  |  |  |
| J2  | DDR_DQS2_P                                          | W8  | MIPI_CSI_DN3                           |  |  |  |  |  |  |
| Ј3  | DDR_DQ29                                            | W9  | MIPI_CSI_DN1                           |  |  |  |  |  |  |
| J4  | DDR_DQ25                                            | W10 | MIPI_CSI_DP0                           |  |  |  |  |  |  |
| J5  | VSS_49                                              | W11 | VSS_35                                 |  |  |  |  |  |  |
| Ј6  | DDRIO_VDD_6                                         | W13 | USB_AVDD_3V3                           |  |  |  |  |  |  |
| J7  | DDRIO_VDD_7                                         | W14 | ADC_IN1                                |  |  |  |  |  |  |
| Ј8  | VSS_50                                              | W15 | GPIO2_C6/PDM_CLK0_M1                   |  |  |  |  |  |  |
| J9  | VSS_51                                              | W16 | VCCIO5                                 |  |  |  |  |  |  |
| J10 | VSS_52                                              | W17 | VSS_99                                 |  |  |  |  |  |  |
| J11 | VSS_53                                              | W18 | VSS_76                                 |  |  |  |  |  |  |
| J12 | VSS_54                                              | W19 | NPOR                                   |  |  |  |  |  |  |
| J13 | VSS_64                                              | W20 | TVSS                                   |  |  |  |  |  |  |
| J14 | CPU_VDD_4                                           | W21 | GPIO0_A6/TSADC_SHUT_M0/TSADC_SHUTOR G  |  |  |  |  |  |  |
| J15 | CPU_VDD_5                                           | Y1  | DDR_DQ7                                |  |  |  |  |  |  |
| J16 | CPU_VDD_6                                           | Y2  | DDR_DQ3                                |  |  |  |  |  |  |
| J17 | VSS_56                                              | Y3  | DDR_DQ10                               |  |  |  |  |  |  |
| J18 | VCCIO6                                              | Y4  | GPIO2_B0/CIF_VSYNC_M0                  |  |  |  |  |  |  |
| J19 | GPIO1_D1/SDMMC1_D3                                  | Y5  | GPIO2_B3/CIF_CLKO_M0/CLK_OUT_ETHERNE T |  |  |  |  |  |  |
| J20 | GPIO1_C0/UART1_RX                                   | Y6  | GPIO2_A3/CIF_D5_M0/RMII_RXD0           |  |  |  |  |  |  |

| No. | Pin Name    | No. | Pin Name                            |
|-----|-------------|-----|-------------------------------------|
| K2  | DDR_DQ19    | Y7  | GPIO2_A5/CIF_D7_M0/RMII_RXER        |
| К3  | DDR_DQ24    | Y8  | GPIO2_A4/CIF_D6_M0/RMII_RXD1        |
| K4  | DDR_DQ28    | Y9  | MIPI_CSI_DP1                        |
| K5  | VSS_58      | Y10 | USB_OTG_DP                          |
| K6  | DDRIO_VDD_8 | Y11 | USB_ID                              |
| K7  | DDRIO_VDD_9 | Y12 | USB_HOST_DM                         |
| K8  | VSS_59      | Y13 | USB_VBUS                            |
| К9  | LOGIC_VDD_1 | Y14 | GPIO2_C3/I2S1_2CH_MCLK              |
| K10 | LOGIC_VDD_3 | Y15 | GPIO2_C4/I2S1_2CH_SDO               |
| K11 | VSS_61      | Y16 | GPIO1_D7/SDMMC0_CMD/UART4_RTS       |
| V12 | VCC (3      | V17 | GPIO1_D6/SDMMC0_CLKO/UART4_CTS/TEST |
| K12 | VSS_63      | Y17 | _CLKO                               |
| K13 | VSS_65      | Y18 | VCCIO2                              |
| K14 | CPU_VDD_7   | Y19 | GPIO0_A7                            |
| K15 | CPU_VDD_8   | Y20 | GPIO0_A1                            |
| K16 | CPU_VDD_9   | Y21 | GPIO0_A0/REF_CLKO                   |

# 2.6 Power/Ground IO Description

Table 2-2 Power/Ground IO information

| Group       | Ball#                                | Descriptions              |
|-------------|--------------------------------------|---------------------------|
|             | A1 A11 A21 AA1 AA21 AA3 B6 B9 C12    |                           |
|             | C3 C5 D3 D4 D7 E10 E11 E3 E4 E5 E6   |                           |
|             | E7 E8 E9 F14 F15 F16 F2 F5 G11 G13   |                           |
|             | G14 G15 G16 G5 G7 G8 H10 H11 H12     |                           |
|             | H13 H17 H2 H3 H4 H5 H7 H8 H9 J10     |                           |
|             | J11 J12 J13 J17 J5 J8 J9 K11 K12 K13 |                           |
|             | K17 K18 K5 K8 L12 L13 L14 L15 L16    |                           |
| Vac         | L17 L18 L3 L4 L5 L8 M10 M12 M13 M14  | Internal Core Ground,     |
| VSS         | M15 M16 M17 M5 M8 M9 N10 N14 N15     | Digital IO Ground,        |
|             | N16 N3 N5 N6 N7 N8 N9 P10 P11 P12    |                           |
|             | P13 P14 P15 P16 P4 P5 P6 P7 P8 P9    |                           |
|             | R10 R11 R12 R13 R14 R15 R16 R17 R5   |                           |
|             | R6 R7 R8 R9 T10 T11 T12 T14 T15 T16  |                           |
|             | T17 T18 T3 T4 T5 T6 T7 T8 T9 U14 U15 |                           |
|             | U16 U17 U18 U5 V16 V17 V18 V19 V2    |                           |
|             | V5 W11 W17 W18 W20 W3 W4             |                           |
| AVSS        | N17                                  | Analog Ground             |
|             |                                      |                           |
| CPU_VDD     | H14 H15 H16 J14 J15 J16 K14 K15 K16  | ARM Core Power            |
| LOGIC_VDD   | K9 K10 L9 L10 L11 M11 N11 N12 N13    | GPU, Logic Power          |
| PMU_VDD_1V0 | P17                                  | PMU digital Power         |
|             |                                      |                           |
| VCCIO1      | K19                                  | VCCIO1 Power Domain Power |

| Group              | Ball#                                       | Descriptions                     |  |  |  |  |  |  |  |
|--------------------|---------------------------------------------|----------------------------------|--|--|--|--|--|--|--|
| VCCIO2             | Y18                                         | VCCIO2 Power Domain Power        |  |  |  |  |  |  |  |
| VCCIO3             | U6                                          | VCCIO3 Power Domain Power        |  |  |  |  |  |  |  |
| VCCIO4             | D12                                         | VCCIO4 Power Domain Power        |  |  |  |  |  |  |  |
| VCCIO5             | W16                                         | VCCIO5 Power Domain Power        |  |  |  |  |  |  |  |
| VCCIO6             | J18                                         | VCCIO6 Power Domain Power        |  |  |  |  |  |  |  |
| PMUIO1             | U19                                         | PMU VCCIO1 Power Domain Power    |  |  |  |  |  |  |  |
| PMUIO2             | T19                                         | PMU VCCIO2 Power Domain Power    |  |  |  |  |  |  |  |
|                    |                                             |                                  |  |  |  |  |  |  |  |
| DDRIO_VDD          | F8 F9 F10 G9 G10 J6 J7 K6 K7 L6 L7<br>M6 M7 | DDR PHY Power                    |  |  |  |  |  |  |  |
|                    |                                             |                                  |  |  |  |  |  |  |  |
| PLL_AVDD_1V0       | N18                                         | PLL Analog Power                 |  |  |  |  |  |  |  |
| PLL_AVDD_1V8       | M18                                         | PLL Analog Power                 |  |  |  |  |  |  |  |
|                    |                                             |                                  |  |  |  |  |  |  |  |
| USB_AVDD_1V0       | U12                                         | USB OTG2.0/Host2.0 Digital Power |  |  |  |  |  |  |  |
| USB_AVDD_1V8       | V13                                         | USB OTG2.0/Host2.0 Analog Power  |  |  |  |  |  |  |  |
| USB_AVDD_3V3       | W13                                         | USB OTG2.0/Host2.0 Analog Power  |  |  |  |  |  |  |  |
|                    |                                             |                                  |  |  |  |  |  |  |  |
| MIPI_DSI_VCCA_1V0  | F11                                         | MIPI DSI TX Analog Power         |  |  |  |  |  |  |  |
| MIPI_DSI_VCCA _1V8 | F12                                         | MIPI DSI TX Analog Power         |  |  |  |  |  |  |  |
| MIPI_DSI_VCCA _3V3 | E12                                         | MIPI DSI TX Analog Power         |  |  |  |  |  |  |  |
|                    |                                             |                                  |  |  |  |  |  |  |  |
| MIPI_CSI_VCCA_1V0  | U8                                          | MIPI CSI RX Analog Power         |  |  |  |  |  |  |  |
|                    |                                             |                                  |  |  |  |  |  |  |  |
| ADC_AVDD_1V8       | U13                                         | SARADC Analog Power              |  |  |  |  |  |  |  |
|                    |                                             | •                                |  |  |  |  |  |  |  |
| OTP_VCC_1V8        | T13                                         | OTP Analog Power                 |  |  |  |  |  |  |  |

# **2.7 Function IO Description**

Table 2-3 Function IO description

|        |                                      |          |               |              |       |       | Pad |     |      | Drive  |     | DIE    |
|--------|--------------------------------------|----------|---------------|--------------|-------|-------|-----|-----|------|--------|-----|--------|
|        |                                      |          |               |              |       |       | Тур | Def |      | Streng | INT | Power  |
| Pin    | Pin Name                             | Func1    | Func2         | Func3        | Func4 | Func5 | e①  | 3   | Pull | th@    | 4   | domain |
| W19 N  | NPOR                                 | NPOR     |               |              |       |       | I   | I   | ир   | 2      |     | ]      |
| Y21 (  | GPIO0_A0/REF_CLKO                    | GPIO0_A0 | REF_CLKO      |              | . 0   |       | I/O | I   | down | 4      | √   |        |
| Y20 (  | GPIO0_A1                             | GPIO0_A1 |               |              | XK    |       | I/O | I   | down | 2      | √   |        |
| V21 (  | GPIO0_A2                             | GPIO0_A2 |               |              |       |       | I/O | I   | down | 2      | √   |        |
| AA20 C | GPIO0_A3/SDMMC0_DETN                 | GPIO0_A3 | SDMMC0_DETN   |              |       |       | I/O | I   | up   | 2      | √   |        |
|        |                                      |          |               | TSADC_SHUT_M |       |       |     |     |      |        |     |        |
| V20 C  | GPIO0_A4/PMIC_SLEEP/TSADC_SHUT_M1    | GPIO0_A4 | PMIC_SLEEP    | 1            |       |       | I/O | I   | down | 2      | √   |        |
| T21 (  | GPIO0_A5                             | GPIO0_A5 |               |              |       |       | I/O | I   | up   | 2      | √   |        |
|        |                                      |          |               | TSADC_SHUTOR |       |       |     |     |      |        |     | PMUIO1 |
| W21 C  | GPIO0_A6/TSADC_SHUT_M0/TSADC_SHUTORG | GPIO0_A6 | TSADC_SHUT_M0 | G            |       |       | I/O | I   | z    | 2      | √   |        |
| Y19 (  | GPI00_A7                             | GPIO0_A7 |               |              |       |       | I/O | I   | up   | 2      | √   |        |
| R21 (  | GPI00_B0/I2C0_SCL                    | GPIO0_B0 | I2C0_SCL      |              |       |       | I/O | I   | up   | 2      | √   |        |
| P21 (  | GPIO0_B1/I2C0_SDA                    | GPIO0_B1 | I2C0_SDA      |              |       |       | I/O | I   | up   | 2      | √   |        |
| N20 C  | GPIO0_B2/UART0_TX                    | GPIO0_B2 | UARTO_TX      |              |       |       | I/O | I   | down | 2      | √   |        |
| P18 (  | GPIO0_B3/UART0_RX                    | GPIO0_B3 | UARTO_RX      |              |       |       | I/O | I   | down | 2      | √   |        |
| R18 (  | GPIO0_B4/UART0_CTS                   | GPIO0_B4 | UARTO_CTS     |              |       |       | I/O | I   | ир   | 2      | √   |        |
| N19 (  | GPIO0_B5/UART0_RTS/TEST_CLK1         | GPIO0_B5 | UARTO_RTS     | TEST_CLK1    |       |       | I/O | I   | ир   | 2      | √   |        |
| R19 (  | GPIO0_B6/FLASH_VOLSEL                | GPIO0_B6 | FLASH_VOLSEL  |              |       |       | I/O | I   | up   | 2      | √   |        |
| M19 (  | GPIO0_B7/PWM0/OTG_DRV                | GPIO0_B7 | PWM0          | OTG_DRV      |       |       | I/O | I   | down | 2      | √   |        |
| N21 (  | GPIO0_C0/UART3_TX_M0/PWM1            | GPIO0_C0 | UART3_TX_M0   | PWM1         |       |       | I/O | I   | down | 2      | √   |        |
| P19 (  | GPIO0_C1/UART3_RX_M0/PWM3            | GPIO0_C1 | UART3_RX_M0   | PWM3         |       |       | I/O | I   | down | 2      | √   | PMUIO2 |
| T20 C  | GPIO0_C2/I2C1_SCL/UART3_CTS_M0       | GPIO0_C2 | I2C1_SCL      | UART3_CTS_M0 |       |       | I/O | I   | down | 2      | √   |        |
| R20 (  | GPIO0_C3/I2C1_SDA/UART3_RTS_M0       | GPIO0_C3 | I2C1_SDA      | UART3_RTS_M0 |       |       | I/O | I   | down | 2      | √   |        |
| P20 C  | GPIO0_C4/CLKIO_32K                   | GPIO0_C4 | CLKIO_32K     |              |       |       | I/O | I   | z    | 2      | √   |        |

|     |                                                   |          |            |              |           |          | Pad |     |      | Drive  |     | DIE    |
|-----|---------------------------------------------------|----------|------------|--------------|-----------|----------|-----|-----|------|--------|-----|--------|
|     |                                                   |          |            |              |           |          | Тур | Def |      | Streng | INT | Power  |
| Pin | Pin Name                                          | Func1    | Func2      | Func3        | Func4     | Func5    | e①  | 3   | Pull | th2    | 4   | domain |
| E20 | GPIO1_A0/FLASH_D0/EMMC_D0/SFC_SIO0                | GPIO1_A0 | FLASH_D0   | EMMC_D0      | SFC_SIO0  |          | I/O | I   | up   | 8      | √   |        |
| D21 | GPIO1_A1/FLASH_D1/EMMC_D1/SFC_SIO1                | GPIO1_A1 | FLASH_D1   | EMMC_D1      | SFC_SIO1  |          | I/O | I   | up   | 8      | √   |        |
| C21 | GPIO1_A2/FLASH_D2/EMMC_D2/SFC_SIO2                | GPIO1_A2 | FLASH_D2   | EMMC_D2      | SFC_SIO2  |          | I/O | I   | up   | 8      | √   |        |
| E19 | GPIO1_A3/FLASH_D3/EMMC_D3/SFC_SIO3                | GPIO1_A3 | FLASH_D3   | EMMC_D3      | SFC_SIO3  |          | I/O | I   | up   | 8      | √   |        |
| E21 | GPIO1_A4/FLASH_D4/EMMC_D4/SFC_CSN0                | GPIO1_A4 | FLASH_D4   | EMMC_D4      | SFC_CSN0  |          | I/O | I   | up   | 8      | √   | ]      |
| D20 | GPIO1_A5/FLASH_D5/EMMC_D5                         | GPIO1_A5 | FLASH_D5   | EMMC_D5      |           |          | I/O | I   | up   | 8      | √   | ]      |
| C20 | GPIO1_A6/FLASH_D6/EMMC_D6                         | GPIO1_A6 | FLASH_D6   | EMMC_D6      |           |          | I/O | I   | up   | 8      | √   |        |
| B21 | GPIO1_A7/FLASH_D7/EMMC_D7                         | GPIO1_A7 | FLASH_D7   | EMMC_D7      |           |          | I/O | I   | up   | 8      | √   |        |
| F19 | GPIO1_B0/FLASH_CS0                                | GPIO1_B0 | FLASH_CS0  |              |           |          | I/O | I   | up   | 8      | √   |        |
| H18 | GPIO1_B1/FLASH_RDY/EMMC_CLKOUT/SFC_CLK            | GPIO1_B1 | FLASH_RDY  | EMMC_CLKOUT  | SFC_CLK   |          | I/O | I   | up   | 8      | √   |        |
| G19 | GPIO1_B2/FLASH_DQS/EMMC_CMD                       | GPIO1_B2 | FLASH_DQS  | EMMC_CMD     |           |          | I/O | I   | up   | 8      | √   |        |
| E18 | GPIO1_B3/FLASH_ALE/EMMC_RSTN                      | GPIO1_B3 | FLASH_ALE  | EMMC_RSTN    |           |          | I/O | I   | down | 8      | √   |        |
|     | GPIO1_B4/FLASH_CLE/UART3_CTS_M1/SPI0_MOSI/I2C3_SD |          |            |              |           |          |     |     |      |        |     |        |
| G21 | A                                                 | GPIO1_B4 | FLASH_CLE  | UART3_CTS_M1 | SPI0_MOSI | I2C3_SDA | I/O | I   | down | 8      | √   | VCCIO6 |
|     | GPIO1_B5/FLASH_WRN/UART3_RTS_M1/SPI0_MISO/I2C3_SC |          |            |              |           |          |     |     |      |        |     |        |
| H20 | L                                                 | GPIO1_B5 | FLASH_WRN  | UART3_RTS_M1 | SPIO_MISO | I2C3_SCL | I/O | I   | up   | 8      | √   |        |
| G20 | GPIO1_B6/FLASH_CS1/UART3_TX_M1/SPI0_CSN           | GPIO1_B6 | FLASH_CS1  | UART3_TX_M1  | SPIO_CSN  |          | I/O | I   | up   | 8      | √   |        |
| H21 | GPIO1_B7/FLASH_RDN/UART3_RX_M1/SPI0_CLK           | GPIO1_B7 | FLASH_RDN  | UART3_RX_M1  | SPIO_CLK  |          | I/O | I   | up   | 8      | √   |        |
| J20 | GPIO1_C0/UART1_RX                                 | GPIO1_C0 | UART1_RX   |              |           |          | I/O | I   | up   | 4      | √   |        |
| K20 | GPIO1_C1/UART1_TX                                 | GPIO1_C1 | UART1_TX   |              |           |          | I/O | I   | up   | 4      | √   |        |
| K21 | GPIO1_C2/UART1_CTS                                | GPIO1_C2 | UART1_CTS  |              |           |          | I/O | I   | up   | 4      | √   |        |
| L21 | GPIO1_C3/UART1_RTS                                | GPIO1_C3 | UART1_RTS  |              |           |          | I/O | I   | up   | 4      | √   |        |
| H19 | GPIO1_C4/SDMMC1_CMD                               | GPIO1_C4 | SDMMC1_CMD |              |           |          | I/O | I   | up   | 8      | √   |        |
| M20 | GPIO1_C5/SDMMC1_CLK                               | GPIO1_C5 | SDMMC1_CLK |              |           |          | I/O | I   | down | 8      | √   | VCCIO1 |
| L20 | GPIO1_C6/SDMMC1_D0                                | GPIO1_C6 | SDMMC1_D0  |              |           |          | I/O | I   | up   | 8      | √   |        |
| L19 | GPIO1_C7/SDMMC1_D1                                | GPIO1_C7 | SDMMC1_D1  |              |           |          | I/O | I   | up   | 8      | √   |        |
| M21 | GPIO1_D0/SDMMC1_D2                                | GPIO1_D0 | SDMMC1_D2  |              |           |          | I/O | I   | up   | 8      | √   |        |

|      |                                          |          |                 |               |           |       | Pad |     |      | Drive  |     | DIE    |
|------|------------------------------------------|----------|-----------------|---------------|-----------|-------|-----|-----|------|--------|-----|--------|
|      |                                          |          |                 |               |           |       | Тур | Def |      | Streng | INT | Power  |
| Pin  | Pin Name                                 | Func1    | Func2           | Func3         | Func4     | Func5 | e①  | 3   | Pull | th@    | 4   | domain |
| J19  | GPIO1_D1/SDMMC1_D3                       | GPIO1_D1 | SDMMC1_D3       |               |           |       | I/O | I   | ир   | 8      | √   |        |
| AA17 | GPIO1_D2/SDMMC0_D0/UART2_TX_M0           | GPIO1_D2 | SDMMC0_D0       | UART2_TX_M0   |           |       | I/O | I   | up   | 8      | √   |        |
| AA18 | GPIO1_D3/SDMMC0_D1/UART2_RX_M0           | GPIO1_D3 | SDMMC0_D1       | UART2_RX_M0   |           |       | I/O | I   | up   | 8      | √   |        |
| AA19 | GPIO1_D4/SDMMC0_D2/UART4_RX/JTAG_TCK     | GPIO1_D4 | SDMMC0_D2       | UART4_RX      | JTAG_TCK  |       | I/O | I   | up   | 8      | √   | ]      |
| AA16 | GPIO1_D5/SDMMC0_D3/UART4_TX/JTAG_TMS     | GPIO1_D5 | SDMMC0_D3       | UART4_TX      | JTAG_TMS  |       | I/O | I   | ир   | 8      | √   |        |
| Y17  | GPIO1_D6/SDMMC0_CLKO/UART4_CTS/TEST_CLKO | GPIO1_D6 | SDMMC0_CLKO     | UART4_CTS     | TEST_CLKO |       | I/O | I   | down | 8      | √   | ]      |
| Y16  | GPIO1_D7/SDMMC0_CMD/UART4_RTS            | GPIO1_D7 | SDMMC0_CMD      | UART4_RTS     |           |       | I/O | I   | ир   | 8      | √   | VCCIO2 |
| AA5  | GPIO2_A0/CIF_D2_M0/RMII_TXEN             | GPIO2_A0 | CIF_D2_M0       | RMII_TXEN     |           |       | I/O | I   | down | 4      | √   |        |
| AA8  | GPIO2_A1/CIF_D3_M0/RMII_TXD1             | GPIO2_A1 | CIF_D3_M0       | RMII_TXD1     |           |       | I/O | I   | down | 4      | √   |        |
| AA7  | GPIO2_A2/CIF_D4_M0/RMII_TXD0             | GPIO2_A2 | CIF_D4_M0       | RMII_TXD0     |           |       | I/O | I   | down | 4      | √   |        |
| Y6   | GPIO2_A3/CIF_D5_M0/RMII_RXD0             | GPIO2_A3 | CIF_D5_M0       | RMII_RXD0     |           |       | I/O | I   | down | 4      | √   |        |
| Y8   | GPIO2_A4/CIF_D6_M0/RMII_RXD1             | GPIO2_A4 | CIF_D6_M0       | RMII_RXD1     |           |       | I/O | I   | down | 4      | √   |        |
| Y7   | GPIO2_A5/CIF_D7_M0/RMII_RXER             | GPIO2_A5 | CIF_D7_M0       | RMII_RXER     |           |       | I/O | I   | down | 4      | √   |        |
| W5   | GPIO2_A6/CIF_D8_M0/RMII_RXDV             | GPIO2_A6 | CIF_D8_M0       | RMII_RXDV     |           |       | I/O | I   | down | 4      | √   |        |
| W7   | GPIO2_A7/CIF_D9_M0/RMII_MDIO             | GPIO2_A7 | CIF_D9_M0       | RMII_MDIO     |           |       | I/O | I   | down | 4      | √   |        |
| Y4   | GPIO2_B0/CIF_VSYNC_M0                    | GPIO2_B0 | CIF_VSYNC_M0    |               |           |       | I/O | I   | down | 2      | √   |        |
| AA4  | GPIO2_B1/CIF_HREF_M0/RMII_MDC            | GPIO2_B1 | CIF_HREF_M0     | RMII_MDC      |           |       | I/O | I   | down | 2      | √   |        |
| AA6  | GPIO2_B2/CIF_CLKI_M0/RMII_CLK            | GPIO2_B2 | CIF_CLKI_M0     | RMII_CLK      |           |       | I/O | I   | down | 2      | √   |        |
|      |                                          |          |                 | CLK_OUT_ETHER |           |       |     |     |      |        |     |        |
| Y5   | GPIO2_B3/CIF_CLKO_M0/CLK_OUT_ETHERNET    | GPIO2_B3 | CIF_CLKO_M0     | NET           |           |       | I/O | I   | down | 2      | √   | VCCIO3 |
| V12  | GPIO2_B4/CIF_D0_M0/UART2_TX_M1           | GPIO2_B4 | CIF_D0_M0       | UART2_TX_M1   |           |       | I/O | I   | down | 2      | √   |        |
| V7   | GPIO2_B5/PWM2                            | GPIO2_B5 | PWM2            |               |           |       | I/O | I   | down | 2      | √   |        |
| W6   | GPIO2_B6/CIF_D1_M0/UART2_RX_M1           | GPIO2_B6 | CIF_D1_M0       | UART2_RX_M1   |           |       | I/O | I   | down | 2      | √   |        |
| U7   | GPIO2_B7/CIF_D10_M0/I2C2_SCL             | GPIO2_B7 | CIF_D10_M0      | I2C2_SCL      |           |       | I/O | I   | up   | 2      | √   |        |
| V6   | GPIO2_C0/CIF_D11_M0/I2C2_SDA             | GPIO2_C0 | CIF_D11_M0      | I2C2_SDA      |           |       | I/O | I   | up   | 2      | √   |        |
|      |                                          |          | I2S1_2CH_LRCK_T |               |           |       |     |     |      |        |     |        |
| AA15 | GPIO2_C1/I2S1_2CH_LRCK_TXRX              | GPIO2_C1 | XRX             |               |           |       | I/O | I   | down | 4      | √   | VCCIO5 |

|      |                                                    |          |               |               |                 |           | Pad |     |      | Drive  |     | DIE    |
|------|----------------------------------------------------|----------|---------------|---------------|-----------------|-----------|-----|-----|------|--------|-----|--------|
|      |                                                    |          |               |               |                 |           | Тур | Def |      | Streng | INT | Power  |
| Pin  | Pin Name                                           | Func1    | Func2         | Func3         | Func4           | Func5     | e①  | 3   | Pull | th@    | 4   | domain |
| AA14 | GPIO2_C2/I2S1_2CHSCLK                              | GPIO2_C2 | I2S1_2CHSCLK  |               |                 |           | I/O | I   | down | 4      | √   |        |
| Y14  | GPIO2_C3/I2S1_2CH_MCLK                             | GPIO2_C3 | I2S1_2CH_MCLK |               |                 |           | I/O | I   | down | 4      | √   |        |
| Y15  | GPIO2_C4/I2S1_2CH_SDO                              | GPIO2_C4 | I2S1_2CH_SDO  |               |                 |           | I/O | I   | down | 4      | √   |        |
| AA13 | GPIO2_C5/I2S1_2CH_SDI/PDM_SDIO_M1                  | GPIO2_C5 | I2S1_2CH_SDI  | PDM_SDIO_M1   |                 |           | I/O | I   | down | 4      | √   |        |
| W15  | GPIO2_C6/PDM_CLK0_M1                               | GPIO2_C6 | PDM_CLK0_M1   |               | . 0             |           | I/O | I   | down | 4      | √   |        |
| D19  | GPIO3_A0/LCDC_CLK                                  | GPIO3_A0 | LCDC_CLK      |               | XV              |           | I/O | I   | down | 8      | √   |        |
|      | GPIO3_A1/LCDC_HSYNC_M0/CIF_D0_M1/I2S2_2CH_MCLK/U   |          |               |               |                 |           |     |     |      |        |     |        |
| E13  | ART5_RX                                            | GPIO3_A1 | LCDC_HSYNC_M0 | CIF_D0_M1     | I2S2_2CH_MCLK   | UART5_RX  | I/O | I   | down | 8      | √   |        |
|      | GPIO3_A2/LCDC_VSYNC_M0/CIF_D1_M1/I2S2_2CH_SCLK/UA  |          |               |               |                 |           |     |     |      |        |     |        |
| F13  | RT5_TX                                             | GPIO3_A2 | LCDC_VSYNC_M0 | CIF_D1_M1     | I2S2_2CH_SCLK   | UART5_TX  | I/O | I   | down | 8      | √   |        |
|      | GPIO3_A3/LCDC_DEN_M0/CIF_D2_M1/I2S2_2CH_LRCK_TXRX  |          |               |               | I2S2_2CH_LRCK_T |           |     |     |      |        |     |        |
| E14  | /UART5_CTS                                         | GPIO3_A3 | LCDC_DEN_M0   | CIF_D2_M1     | XRX             | UART5_CTS | I/O | I   | down | 8      | √   |        |
| C15  | GPIO3_A4/LCDC_D0                                   | GPIO3_A4 | LCDC_D0       |               |                 |           | I/O | I   | down | 8      | √   |        |
|      | GPIO3_A5/LCDC_D1_M0/CIF_D3_M1/I2S2_2CH_SDI/UART5_  |          |               |               |                 |           |     |     |      |        |     |        |
| E15  | RTS                                                | GPIO3_A5 | LCDC_D1_M0    | CIF_D3_M1     | I2S2_2CH_SDI    | UART5_RTS | I/O | I   | down | 8      | √   |        |
| C14  | GPIO3_A6/LCDC_D2                                   | GPIO3_A6 | LCDC_D2       |               |                 |           | I/O | I   | down | 8      | √   |        |
| E16  | GPIO3_A7/LCDC_D3_M0/CIF_D4_M1/I2S2_2CH_SDO         | GPIO3_A7 | LCDC_D3_M0    | CIF_D4_M1     | I2S2_2CH_SDO    |           | I/O | I   | down | 8      | √   |        |
| E17  | GPIO3_B0/LCDC_D4_M0/CIF_D5_M1/I2S0_8CH_SDI3        | GPIO3_B0 | LCDC_D4_M0    | CIF_D5_M1     | I2S0_8CH_SDI3   |           | I/O | I   | down | 8      | √   |        |
|      | GPIO3_B1/LCDC_D5_M0/CIF_D6_M1/I2S0_8CH_SDI2/SPI1_C |          | •             |               |                 |           |     |     |      |        |     |        |
| F17  | SNO                                                | GPIO3_B1 | LCDC_D5_M0    | CIF_D6_M1     | I2S0_8CH_SDI2   | SPI1_CSN0 | I/O | I   | down | 8      | √   |        |
| B18  | GPIO3_B2/LCDC_D6/SPI1_CSN1                         | GPIO3_B2 | LCDC_D6       | SPI1_CSN1     |                 |           | I/O | I   | down | 8      | √   |        |
| C17  | GPIO3_B3/LCDC_D7/I2S0_8CH_SDI1                     | GPIO3_B3 | LCDC_D7       | I2S0_8CH_SDI1 |                 |           | I/O | I   | down | 8      | √   | VCCIO4 |
|      | GPIO3_B4/LCDC_D8_M0/CIF_D7_M1/I2S0_8CH_SCLKRX/SPI  |          |               |               | I2S0_8CH_SCLKR  |           |     |     |      |        |     |        |
| F18  | 1_MOSI                                             | GPIO3_B4 | LCDC_D8_M0    | CIF_D7_M1     | x               | SPI1_MOSI | I/O | I   | down | 8      | √   |        |
|      |                                                    |          |               | I2S0_8CH_LRCK |                 |           |     |     |      |        |     |        |
| C16  | GPIO3_B5/LCDC_D9_M0/I2S0_8CH_LRCKRX                | GPIO3_B5 | LCDC_D9_M0    | RX            |                 |           | I/O | I   | down | 8      | √   |        |

|     |                                                    |           |             |               |                 |                | Pad |     |      | Drive  |     | DIE     |
|-----|----------------------------------------------------|-----------|-------------|---------------|-----------------|----------------|-----|-----|------|--------|-----|---------|
|     |                                                    |           |             |               |                 |                | Тур | Def |      | Streng | INT | Power   |
| Pin | Pin Name                                           | Func1     | Func2       | Func3         | Func4           | Func5          | e①  | 8   | Pull | th2    | 4   | domain  |
|     | GPIO3_B6/LCDC_D10_M0/CIF_D8_M1/I2S0_8CH_SDO3/SPI1  |           |             |               |                 |                | U   |     |      |        |     |         |
| G18 | _MISO                                              | GPIO3_B6  | LCDC_D10_M0 | CIF_D8_M1     | I2S0_8CH_SDO3   | SPI1_MISO      | I/O | I   | down | 8      | √   |         |
|     | GPIO3_B7/LCDC_D11_M0/CIF_D9_M1/I2S0_8CH_SD02/SPI1  |           |             |               |                 |                |     |     |      |        |     |         |
| G17 | _CLK                                               | GPIO3_B7  | LCDC_D11_M0 | CIF_D9_M1     | I2S0_8CH_SDO2   | SPI1_CLK       | I/O | I   | down | 8      | √   |         |
| A20 | GPIO3_C0/LCDC_D12/I2S0_8CH_SDO1                    | GPIO3_C0  | LCDC_D12    | I2S0_8CH_SDO1 | . 0             |                | I/O | I   | down | 8      | √   |         |
| B20 | GPIO3_C1/LCDC_D13/I2S0_8CH_MCLK                    | GPIO3_C1  | LCDC_D13    | I2S0_8CH_MCLK |                 |                | I/O | I   | down | 8      | √   |         |
| C19 | GPIO3_C2/LCDC_D14/PWM4/I2S0_8CH_LRCKTX/TDM_FSYNC   | GPIO3_C2  | LCDC_D14    | PWM4          | I2S0_8CH_LRCKTX | TDM_FSYNC      | I/O | I   | down | 8      | √   |         |
| B19 | GPIO3_C3/LCDC_D15/PWM5/I2S0_8CH_SCLKTX/TDM_SCLK    | GPIO3_C3  | LCDC_D15    | PWM5          | I2S0_8CH_SCLKTX | TDM_SCLK       | I/O | I   | down | 8      | √   |         |
| C18 | GPIO3_C4/LCDC_D16/PWM6/I2S0_8CH_SD00/TDM_SD0       | GPIO3_C4  | LCDC_D16    | PWM6          | I2S0_8CH_SD00   | TDM_SDO        | I/O | I   | down | 8      | √   |         |
| A18 | GPIO3_C5/LCDC_D17/PWM7/I2S0_8CH_SDI0/TDM_SDI       | GPIO3_C5  | LCDC_D17    | PWM7          | I2S0_8CH_SDI0   | TDM_SDI        | I/O | I   | down | 8      | √   |         |
| D13 | GPIO3_C6/LCDC_D18/CIF_D10_M1/PDM_CLK0_M0           | GPIO3_C6  | LCDC_D18    | CIF_D10_M1    | PDM_CLK0_M0     |                | I/O | I   | down | 8      | √   |         |
| D14 | GPIO3_C7/LCDC_D19/CIF_D11_M1/PDM_CLK1              | GPIO3_C7  | LCDC_D19    | CIF_D11_M1    | PDM_CLK1        |                | I/O | I   | down | 8      | √   |         |
| D15 | GPIO3_D0/LCDC_D20/CIF_CLKOUT_M1/PDM_SDI1           | GPIO3_D0  | LCDC_D20    | CIF_CLKOUT_M1 | PDM_SDI1        |                | I/O | I   | down | 8      | √   |         |
|     | GPIO3_D1/LCDC_D21/CIF_VSYNC_M1/PDM_SDI2/ISP_PRELI  |           |             |               |                 | ISP_PRELIGHT_T |     |     |      |        |     |         |
| D16 | GHT_TRIG                                           | GPIO3_D1  | LCDC_D21    | CIF_VSYNC_M1  | PDM_SDI2        | RIG            | I/O | I   | down | 8      | √   |         |
|     | GPIO3_D2/LCDC_D22/CIF_HREF_M1/PDM_SDI3/ISP_FLASH_  |           |             |               |                 | ISP_FLASH_TRIG |     |     |      |        |     |         |
| D17 | TRIGOUT                                            | GPIO3_D2  | LCDC_D22    | CIF_HREF_M1   | PDM_SDI3        | OUT            | I/O | I   | down | 8      | √   |         |
|     | GPIO3_D3/LCDC_D23/CIF_CLKIN_M1/PDM_SDI0_M0/ISP_FLA | 10        |             |               |                 | ISP_FLASH_TRIG |     |     |      |        |     |         |
| D18 | SH_TRIGIN                                          | GPIO3_D3  | LCDC_D23    | CIF_CLKIN_M1  | PDM_SDI0_M0     | IN             | I/O | I   | down | 8      | √   |         |
| V14 | ADC_IN0                                            | ADC_IN0   |             |               |                 |                | Α   |     | N/A  |        |     |         |
| W14 | ADC_IN1                                            | ADC_IN1   |             |               |                 |                | Α   |     | N/A  |        |     | ADC_AVD |
| V15 | ADC_IN2                                            | ADC_IN2   |             |               |                 |                | Α   |     | N/A  |        |     | D       |
| T2  | DDR_D_m0                                           | DDR3_D_m0 | DDR4_D_m0   |               |                 |                | А   |     | N/A  |        |     | DDRIO   |
| U4  | DDR_D_M1                                           | DDR3_D_M1 | DDR4_D_M1   |               |                 |                | А   |     | N/A  |        |     |         |
| G4  | DDR_DM2                                            | DDR3_DM2  | DDR4_DM2    |               |                 |                | Α   |     | N/A  |        |     |         |
| M4  | DDR_DM3                                            | DDR3_DM3  | DDR4_DM3    |               |                 |                | Α   |     | N/A  |        |     |         |
| R4  | DDR_DQ0                                            | DDR3_DQ0  | DDR4_DQ0    |               |                 |                | Α   |     | N/A  |        |     |         |

|     |          |           |           |       |          |       | Pad |     |      | Drive  |     | DIE      |
|-----|----------|-----------|-----------|-------|----------|-------|-----|-----|------|--------|-----|----------|
|     |          |           |           |       |          |       | Тур | Def |      | Streng | INT | Power    |
| Pin | Pin Name | Func1     | Func2     | Func3 | Func4    | Func5 | e①  | 3   | Pull | th2    | 4   | domain   |
| R1  | DDR_DQ1  | DDR3_DQ1  | DDR4_DQ1  |       |          |       | A   |     | N/A  |        |     |          |
| Y3  | DDR_DQ10 | DDR3_DQ10 | DDR4_DQ10 |       |          |       | A   |     | N/A  |        |     |          |
| M2  | DDR_DQ11 | DDR3_DQ11 | DDR4_DQ11 |       |          |       | Α   |     | N/A  |        |     |          |
| V4  | DDR_DQ12 | DDR3_DQ12 | DDR4_DQ12 |       | <b>(</b> |       | Α   |     | N/A  |        |     |          |
| М3  | DDR_DQ13 | DDR3_DQ13 | DDR4_DQ13 |       | . 0      |       | Α   |     | N/A  |        |     |          |
| V3  | DDR_DQ14 | DDR3_DQ14 | DDR4_DQ14 |       | XK       |       | Α   |     | N/A  |        |     |          |
| N4  | DDR_DQ15 | DDR3_DQ15 | DDR4_DQ15 |       |          |       | Α   |     | N/A  |        |     |          |
| F4  | DDR_DQ16 | DDR3_DQ16 | DDR4_DQ16 |       |          |       | Α   |     | N/A  |        |     | <u> </u> |
| G3  | DDR_DQ17 | DDR3_DQ17 | DDR4_DQ17 |       |          |       | Α   |     | N/A  |        |     |          |
| F3  | DDR_DQ18 | DDR3_DQ18 | DDR4_DQ18 |       |          |       | Α   |     | N/A  |        |     |          |
| K2  | DDR_DQ19 | DDR3_DQ19 | DDR4_DQ19 |       |          |       | Α   |     | N/A  |        |     |          |
| U3  | DDR_DQ2  | DDR3_DQ2  | DDR4_DQ2  |       |          |       | Α   |     | N/A  |        |     |          |
| L2  | DDR_DQ20 | DDR3_DQ20 | DDR4_DQ20 |       |          |       | Α   |     | N/A  |        |     |          |
| M1  | DDR_DQ21 | DDR3_DQ21 | DDR4_DQ21 |       |          |       | Α   |     | N/A  |        |     |          |
| E2  | DDR_DQ22 | DDR3_DQ22 | DDR4_DQ22 |       |          |       | Α   |     | N/A  |        |     |          |
| L1  | DDR_DQ23 | DDR3_DQ23 | DDR4_DQ23 |       |          |       | Α   |     | N/A  |        |     |          |
| К3  | DDR_DQ24 | DDR3_DQ24 | DDR4_DQ24 |       |          |       | Α   |     | N/A  |        |     |          |
| J4  | DDR_DQ25 | DDR3_DQ25 | DDR4_DQ25 |       |          |       | Α   |     | N/A  |        |     |          |
| C2  | DDR_DQ26 | DDR3_DQ26 | DDR4_DQ26 |       |          |       | Α   |     | N/A  |        |     |          |
| D2  | DDR_DQ27 | DDR3_DQ27 | DDR4_DQ27 |       |          |       | А   |     | N/A  |        |     |          |
| K4  | DDR_DQ28 | DDR3_DQ28 | DDR4_DQ28 |       |          |       | Α   |     | N/A  |        |     |          |
| J3  | DDR_DQ29 | DDR3_DQ29 | DDR4_DQ29 |       |          |       | Α   |     | N/A  |        |     |          |
| Y2  | DDR_DQ3  | DDR3_DQ3  | DDR4_DQ3  |       |          |       | Α   |     | N/A  |        |     |          |
| D1  | DDR_DQ30 | DDR3_DQ30 | DDR4_DQ30 |       |          |       | Α   |     | N/A  |        |     |          |
| E1  | DDR_DQ31 | DDR3_DQ31 | DDR4_DQ31 |       |          |       | Α   |     | N/A  |        |     |          |
| N2  | DDR_DQ4  | DDR3_DQ4  | DDR4_DQ4  |       |          |       | Α   |     | N/A  |        |     |          |
| R3  | DDR_DQ5  | DDR3_DQ5  | DDR4_DQ5  |       |          |       | Α   |     | N/A  |        |     |          |

|     |                    |             |             |       |       |       | Pad        |     |      | Drive  |     | DIE    |
|-----|--------------------|-------------|-------------|-------|-------|-------|------------|-----|------|--------|-----|--------|
|     |                    |             |             |       |       |       | Тур        | Def |      | Streng | INT | Power  |
| Pin | Pin Name           | Func1       | Func2       | Func3 | Func4 | Func5 | <b>e</b> ① | 3   | Pull | th@    | 4   | domain |
| R2  | DDR_DQ6            | DDR3_DQ6    | DDR4_DQ6    |       |       |       | A          |     | N/A  |        |     |        |
| Y1  | DDR_DQ7            | DDR3_DQ7    | DDR4_DQ7    |       |       |       | А          |     | N/A  |        |     |        |
| AA2 | DDR_DQ8            | DDR3_DQ8    | DDR4_DQ8    |       |       |       | Α          |     | N/A  |        |     |        |
| Р3  | DDR_DQ9            | DDR3_DQ9    | DDR4_DQ9    |       |       |       | Α          |     | N/A  |        |     |        |
| W1  | DDR_DQS0_N         | DDR3_DQS0_N | DDR4_DQS0_N |       | . 0   |       | Α          |     | N/A  |        |     |        |
| W2  | DDR_DQS0_P         | DDR3_DQS0_P | DDR4_DQS0_P |       |       |       | Α          |     | N/A  |        |     |        |
| U1  | DDR_DQS1_N         | DDR3_DQS1_N | DDR4_DQS1_N |       |       |       | А          |     | N/A  |        |     |        |
| U2  | DDR_DQS1_P         | DDR3_DQS1_P | DDR4_DQS1_P |       |       |       | Α          |     | N/A  |        |     |        |
| J1  | DDR_DQS2_N         | DDR3_DQS2_N | DDR4_DQS2_N |       |       |       | Α          |     | N/A  |        |     |        |
| J2  | DDR_DQS2_P         | DDR3_DQS2_P | DDR4_DQS2_P |       |       |       | Α          |     | N/A  |        |     |        |
| G1  | DDR_DQS3_N         | DDR3_DQS3_N | DDR4_DQS3_N |       |       |       | А          |     | N/A  |        |     |        |
| G2  | DDR_DQS3_P         | DDR3_DQS3_P | DDR4_DQS3_P |       |       |       | А          |     | N/A  |        |     |        |
| C7  | DDR3_A0/DDR4_A10   | DDR3_A0     | DDR4_A10    |       |       |       | Α          |     | N/A  |        |     |        |
| D10 | DDR3_A1/DDR4_A9    | DDR3_A1     | DDR4_A9     |       |       |       | Α          |     | N/A  |        |     |        |
| A10 | DDR3_A10/DDR4_CS0n | DDR3_A10    | DDR4_CS0n   |       |       |       | Α          |     | N/A  |        |     |        |
| В7  | DDR3_A11/DDR4_A3   | DDR3_A11    | DDR4_A3     |       |       |       | Α          |     | N/A  |        |     |        |
| A9  | DDR3_A12/DDR4_BA1  | DDR3_A12    | DDR4_BA1    |       |       |       | Α          |     | N/A  |        |     |        |
| D6  | DDR3_A13/DDR4_A2   | DDR3_A13    | DDR4_A2     |       |       |       | Α          |     | N/A  |        |     |        |
| A7  | DDR3_A14/DDR4_A1   | DDR3_A14    | DDR4_A1     |       |       |       | Α          |     | N/A  |        |     |        |
| С9  | DDR3_A15/DDR4_ODT0 | DDR3_A15    | DDR4_ODT0   |       |       |       | Α          |     | N/A  |        |     |        |
| D8  | DDR3_A2/DDR4_A4    | DDR3_A2     | DDR4_A4     |       |       |       | А          |     | N/A  |        |     |        |
| B5  | DDR3_A3/DDR4_A6    | DDR3_A3     | DDR4_A6     |       |       |       | А          |     | N/A  |        |     |        |
| A8  | DDR3_A4/DDR4_A5    | DDR3_A4     | DDR4_A5     |       |       |       | Α          |     | N/A  |        |     |        |
| A4  | DDR3_A5/DDR4_A8    | DDR3_A5     | DDR4_A8     |       |       |       | Α          |     | N/A  |        |     |        |
| B8  | DDR3_A6/DDR4_A7    | DDR3_A6     | DDR4_A7     |       |       |       | А          |     | N/A  |        |     |        |
| B4  | DDR3_A7/DDR4_A11   | DDR3_A7     | DDR4_A11    |       |       |       | А          |     | N/A  |        |     |        |
| C10 | DDR3_A8/DDR4_A13   | DDR3_A8     | DDR4_A13    |       |       |       | А          |     | N/A  |        |     |        |

|     |                                     |             |              |              |       |       | Pad |     |      | Drive  |     | DIE      |
|-----|-------------------------------------|-------------|--------------|--------------|-------|-------|-----|-----|------|--------|-----|----------|
|     |                                     |             |              |              |       |       | Тур | Def |      | Streng | INT | Power    |
| Pin | Pin Name                            | Func1       | Func2        | Func3        | Func4 | Func5 | e①  | 3   | Pull | th@    | 4   | domain   |
| C6  | DDR3_A9/DDR4_A0                     | DDR3_A9     | DDR4_A0      |              |       |       | A   |     | N/A  |        |     | 1        |
| А3  | DDR3_BA0/DDR4_BG0                   | DDR3_BA0    | DDR4_BG0     |              |       |       | А   |     | N/A  |        |     | 1        |
| B10 | DDR3_BA1/DDR4_CASn/DDR4_A15         | DDR3_BA1    | DDR4_CASn    | DDR4_A15     |       |       | Α   |     | N/A  |        |     | 1        |
| A5  | DDR3_BA2/DDR4_BA0                   | DDR3_BA2    | DDR4_BA0     |              |       |       | Α   |     | N/A  |        |     | 1        |
| D9  | DDR3_CASn/DDR4_A12                  | DDR3_CASn   | DDR4_A12     |              | . 0   |       | Α   |     | N/A  |        |     | 1        |
| B11 | DDR3_CKE/DDR4_RASn/DDR4_A16         | DDR3_CKE    | DDR4_RASn    | DDR4_A16     | X     |       | Α   |     | N/A  |        |     | 1        |
| B1  | DDR3_CLKN/DDR4_CLKN                 | DDR3_CLKN   | DDR4_CLKN    |              |       |       | Α   |     | N/A  |        |     | 1        |
| B2  | DDR3_CLKP/DDR4_CLKP                 | DDR3_CLKP   | DDR4_CLKP    |              |       |       | Α   |     | N/A  |        |     | 1        |
| В3  | DDR3_CSN0/DDR4_ACTn                 | DDR3_CSN0   | DDR4_ACTn    |              |       |       | Α   |     | N/A  |        |     | 1        |
| D11 | DDR3_CSN1/DDR4_CS1N                 | DDR3_CSN1   | DDR4_CS1N    |              |       |       | Α   |     | N/A  |        |     | 1        |
| D5  | DDR3_ODT0/DDR4_Wen/DDR4_A14         | DDR3_ODT0   | DDR4_Wen     | DDR4_A14     |       |       | А   |     | N/A  |        |     | 1        |
| C11 | DDR3_ODT1/DDR4_ODT1                 | DDR3_ODT1   | DDR4_ODT1    |              |       |       | Α   |     | N/A  |        |     | 1        |
| C4  | DDR3_RASn/DDR4_CKE                  | DDR3_RASn   | DDR4_CKE     |              |       |       | Α   |     | N/A  |        |     | 1        |
| A2  | DDR3_RESETn/DDR4_RESETN             | DDR3_RESETn | DDR4_RESETN  |              |       |       | Α   |     | N/A  |        |     | 1        |
| C8  | DDR3_WEn/DDR4_BG1                   | DDR3_WEn    | DDR4_BG1     |              |       |       | Α   |     | N/A  |        |     | 1        |
| B14 | LVDS_CLKN/MIPI_TX_CLKN/LCDC_D4_M1   | LVDS_CLKN   | MIPI_TX_CLKN | LCDC_D4_M1   |       |       | Α   |     | N/A  |        |     |          |
| A14 | LVDS_CLKP/MIPI_TX_CLKP/LCDC_D3_M1   | LVDS_CLKP   | MIPI_TX_CLKP | LCDC_D3_M1   |       |       | Α   |     | N/A  |        |     | 1        |
| G12 | LVDS_RBIAS                          | LVDS_RBIAS  |              |              |       |       | Α   |     | N/A  |        |     | 1        |
| B16 | LVDS_TX0N/MIPI_TX_D0N/LCDC_D11_M1   | LVDS_TX0N   | MIPI_TX_D0N  | LCDC_D11_M1  |       |       | Α   |     | N/A  |        |     | 1        |
| B17 | LVDS_TX0P/MIPI_TX_D0P/LCDC_D8_M1    | LVDS_TX0P   | MIPI_TX_D0P  | LCDC_D8_M1   |       |       | Α   |     | N/A  |        |     | 1        |
| B15 | LVDS_TX1N/MIPI_TX_D1N/LCDC_D1_M1    | LVDS_TX1N   | MIPI_TX_D1N  | LCDC_D1_M1   |       |       | А   |     | N/A  |        |     | 1        |
| A16 | LVDS_TX1P/MIPI_TX_D1P/LCDC_D10_M1   | LVDS_TX1P   | MIPI_TX_D1P  | LCDC_D10_M1  |       |       | Α   |     | N/A  |        |     | 1        |
|     |                                     |             |              | LCDC_VSYNC_M |       |       |     |     |      |        |     | 1        |
| C13 | LVDS_TX2N/MIPI_TX_D2N/LCDC_VSYNC_M1 | LVDS_TX2N   | MIPI_TX_D2N  | 1            |       |       | Α   |     | N/A  |        |     | MIPI_DSI |
| B13 | LVDS_TX2P/MIPI_TX_D2P/LCDC_D5_M1    | LVDS_TX2P   | MIPI_TX_D2P  | LCDC_D5_M1   |       |       | А   |     | N/A  |        |     | ĺ        |
|     |                                     |             |              | LCDC_HSYNC_M |       |       |     |     |      |        |     | ]        |
| B12 | LVDS_TX3N/MIPI_TX_D3N/LCDC_HSYNC_M1 | LVDS_TX3N   | MIPI_TX_D3N  | 1            |       |       | Α   |     | N/A  |        |     | <u> </u> |

|      |                                   |               |             |             |       |       | Pad |     |      | Drive  |     | DIE      |
|------|-----------------------------------|---------------|-------------|-------------|-------|-------|-----|-----|------|--------|-----|----------|
|      |                                   |               |             |             |       |       | Тур | Def |      | Streng | INT | Power    |
| Pin  | Pin Name                          | Func1         | Func2       | Func3       | Func4 | Func5 | e①  | 3   | Pull | th2    | 4   | domain   |
| A12  | LVDS_TX3P/MIPI_TX_D3P/LCDC_DEN_M1 | LVDS_TX3P     | MIPI_TX_D3P | LCDC_DEN_M1 |       |       | А   |     | N/A  |        |     | 1        |
|      |                                   | MIPI_CSI_CLK  |             |             |       |       |     |     |      |        |     | j        |
| U10  | MIPI_CSI_CLKN                     | N             |             |             |       |       | Α   |     | N/A  |        |     | j        |
| V10  | MIPI_CSI_CLKP                     | MIPI_CSI_CLKP |             |             |       |       | Α   |     | N/A  |        |     | j        |
| V11  | MIPI_CSI_DN0                      | MIPI_CSI_DN0  |             |             | . 0   |       | Α   |     | N/A  |        |     | j        |
| W9   | MIPI_CSI_DN1                      | MIPI_CSI_DN1  |             |             | 7 (   |       | А   |     | N/A  |        |     | i        |
| V8   | MIPI_CSI_DN2                      | MIPI_CSI_DN2  |             |             |       |       | А   |     | N/A  |        |     | j        |
| W8   | MIPI_CSI_DN3                      | MIPI_CSI_DN3  |             |             |       |       | А   |     | N/A  |        |     | i        |
| W10  | MIPI_CSI_DP0                      | MIPI_CSI_DP0  |             |             |       |       | А   |     | N/A  |        |     | i        |
| Y9   | MIPI_CSI_DP1                      | MIPI_CSI_DP1  |             |             |       |       | А   |     | N/A  |        |     | i        |
| U9   | MIPI_CSI_DP2                      | MIPI_CSI_DP2  |             |             |       |       | А   |     | N/A  |        |     | i        |
| V9   | MIPI_CSI_DP3                      | MIPI_CSI_DP3  |             |             |       |       | А   |     | N/A  |        |     | i        |
|      |                                   | MIPI_CSI_RBIA |             |             |       |       |     |     |      |        |     | j        |
| U11  | MIPI_CSI_RBIAS                    | S             |             |             |       |       | Α   |     | N/A  |        |     | MIPI_CSI |
| U20  | OSC_24M_IN                        | OSC_24M_IN    | )           |             |       |       | А   |     | N/A  |        |     | j        |
| U21  | OSC_24M_OUT                       | OSC_24M_OUT   |             |             |       |       | Α   |     | N/A  |        |     | PMU_VDD  |
| Y12  | USB_HOST_DM                       | USB_HOST_DM   |             |             |       |       | А   |     | N/A  |        |     | j        |
| AA12 | USB_HOST_DP                       | USB_HOST_DP   |             |             |       |       | А   |     | N/A  |        |     | j        |
| Y11  | USB_ID                            | USB_ID        |             |             |       |       | А   |     | N/A  |        | _   | 1        |
| AA10 | USB_OTG_DM                        | USB_OTG_DM    |             |             |       |       | А   |     | N/A  |        | _   |          |
| Y10  | USB_OTG_DP                        | USB_OTG_DP    |             |             |       |       | Α   |     | N/A  |        |     |          |
| Y13  | USB_VBUS                          | USB_VBUS      |             |             |       |       | А   |     | N/A  |        |     | USB      |

#### Notes:

- ① Pad types: I = digital-input, O = digital-output, I/O = digital input/output (bidirectional) ,  $A = Analog\ IO$
- ② Def default IO direction for digital IO
- 3 Output Drive Unit is mA, only Digital IO has drive value;

④ INT: interrupt support;

# 2.8 IO Pin Name Description

This sub-chapter will focus on the detailed function description of every pins based on different interface.

Table 2-4 IO function description list

| Interface | Pin Name    | Direction | Description                   |
|-----------|-------------|-----------|-------------------------------|
|           | OSC_24M_IN  | I         | Clock input of 24MHz crystal  |
| Misc      | OSC_24M_OUT | 0         | Clock output of 24MHz crystal |
|           | NPOR        | I         | Chip hardware reset           |

| Interface | Pin Name | Direction | Description                                    |
|-----------|----------|-----------|------------------------------------------------|
|           | JTAG TCK | т         | JTAG interface clock input/SWD interface clock |
| SWJ-DP    | JIAG_ICK | 1         | input                                          |
| 2WJ-DP    | ITAC TNC | 7.00      | JTAG interface TMS input/SWD interface data    |
|           | JTAG_TMS | I/O       | out                                            |

| Interface  | Pin Name         | Direction | Description                                             |
|------------|------------------|-----------|---------------------------------------------------------|
|            | SDMMC0_CLK       | 0         | sdmmc card clock                                        |
|            | CDMMC0 CMD       | 1/0       | sdmmc card command output and response                  |
| SD/MMC     | SDMMC0_CMD       | I/O       | input                                                   |
| Host       | SDMMC0_D[i]      | 1/0       |                                                         |
| Controller | ( <i>i</i> =0~3) | I/O       | sdmmc card data input and output                        |
|            | SDMMC0_DETN      | I         | sdmmc card detect signal, 0 represents presence of card |

| Interface  | Pin Name                                 | Direction | Description                                 |
|------------|------------------------------------------|-----------|---------------------------------------------|
|            | SDMMC1_CLK                               | 0         | sdio card clock                             |
| SDIO Host  | SDMMC1_CMD                               | I/O       | sdio card command output and response input |
| Controller | SDMMC1_D[ <i>i</i> ]<br>( <i>i</i> =0~3) | I/O       | sdio card data input and output             |

| Interface  | Pin Name         | Direction | Description                           |
|------------|------------------|-----------|---------------------------------------|
|            | EMMC_CLKOUT      | 0         | emmc card clock                       |
| eMMC       | EMMC CMD         | I/O       | emmc card command output and response |
| Interface  | LMMC_CMD         | 1/0       | input                                 |
| Titterrace | EMMC_D[i]        | 1/0       | amma card data input and output       |
|            | ( <i>i</i> =0~7) | I/O       | emmc card data input and output       |

| Interface  | Pin Name        | Direction | Description                             |
|------------|-----------------|-----------|-----------------------------------------|
|            | FLASH_ALE       | 0         | Flash address latch enable signal       |
|            | FLASH_CLE       | 0         | Flash command latch enable signal       |
|            | FLASH_WRN       | 0         | Flash write enable and clock signal     |
| Nand Flash | FLASH_RDN       | 0         | Flash read enable and write/read signal |
| Interface  | FLASH_Di(i=0~7) | I/O       | Flash data inputs/outputs signal        |
|            | FLASHx_DQS      | I/O       | Flash data strobe signal                |
|            | FLASHx_RDY      | I         | Flash ready/busy signal                 |

| FLASHx_CS | N <i>i</i> =0~1) O | Flash chip enable signal for chip i, i=0~7 |
|-----------|--------------------|--------------------------------------------|
|-----------|--------------------|--------------------------------------------|

| Interface         | Pin Name        | Direction | Description                       |
|-------------------|-----------------|-----------|-----------------------------------|
|                   | SFC_CLK         | I/O       | sfc serial clock                  |
| SFC<br>Controller | SFC_CSNx(x=0)   | I/O       | sfc chip select signal,low active |
|                   | SFC_SIOx(x=0,3) | 0         | sfc serial data output            |

| Interface | Pin Name        | Direction | Description                                   |
|-----------|-----------------|-----------|-----------------------------------------------|
|           | 1000 001        | •         | LCDC RGB interface display clock out, MCU i80 |
|           | LCDC_DCLK       | 0         | interface RS signal                           |
|           | LCDC VSYNC      | 0         | LCDC RGB interface vertical sync pulse, MCU   |
|           | LCDC_VSTNC      |           | i80 interface CSN signal                      |
| LCDC      | LDCD_HSYNC      | 0         | LCDC RGB interface horizontal sync pulse, MCU |
|           |                 |           | i80 interface WEN signal                      |
|           | LCDC_DEN        | 0         | LCDC RGB interface data enable, MCU i80       |
|           |                 |           | interface REN signal                          |
|           | LCDC_Di(i=0~23) | 0         | LCDC data output/input                        |

| Interface | Pin Name     | Direction | Description                                                                     |
|-----------|--------------|-----------|---------------------------------------------------------------------------------|
|           | CLKP         | 0         | Active-high clock signal to the memory device.                                  |
|           | CLKN         | 0         | Active-low clock signal to the memory device.                                   |
|           | CKE          | 0         | Active-high clock enable signal to the memory device                            |
|           | CSNi (i=0,1) | 0         | Active-low chip select signal to the memory device. AThere are two chip select. |
|           | RASn         | 0         | Active-low row address strobe to the memory device.                             |
|           | CASn         | 0         | Active-low column address strobe to the memory device.                          |
| DDR       | WEn          | 0         | Active-low write enable strobe to the memory device.                            |
| Interface | BAi(i=0,1,2) | 0         | Bank address signal to the memory device.                                       |
|           | Ai(i=0~15)   | 0         | Address signal to the memory device.                                            |
|           | DQi(i=0~31)  | I/O       | Bidirectional data line to the memory device.                                   |
|           | DQS[i]_P     | I/O       | Active-high bidirectional data strobes to the                                   |
|           | (i=0~3)      | 1/0       | memory device.                                                                  |
|           | DQS[i]_N     | I/O       | Active-low bidirectional data strobes to the                                    |
|           | (i=0~3)      | 1/0       | memory device.                                                                  |
|           | DMi(i=0~3)   | 0         | Active-low data mask signal to the memory device.                               |
|           | ODTi(i=0,1)  | 0         | On-Die Termination output signal for two chip select.                           |
|           | RESETn       | 0         | DDR3/DDR4 reset signal to the memory device                                     |

| Interface  | Pin Name                                  | Direction | Description                                                                                                                                                                      |
|------------|-------------------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            | I2S0_8CH_MCLK                             | 0         | I2S/PCM clock source                                                                                                                                                             |
|            | I2S0_8CH_SCLK                             | I/O       | I2S/PCM serial clock                                                                                                                                                             |
| I2S0/PCM   | I2S0_8CH_LRCKRX                           | I/O       | I2S/PCM left & right channel signal for receiving serial data, synchronous left & right channel in I2S mode and the beginning of a group of left & right channels in PCM mode    |
| Controller | I2S0_8CH_LRCKTX                           | I/O       | I2S/PCM left & right channel signal for transmitting serial data, synchronous left & right channel in I2S mode and the beginning of a group of left & right channels in PCM mode |
|            | I2S0_8CH_SDI <i>i</i><br>( <i>i</i> =1~3) | I         | I2S/PCM serial data input                                                                                                                                                        |
|            | I2S0_8CH_SD0 <i>i</i><br>( <i>i</i> =1~3) | 0         | I2S/PCM serial data output                                                                                                                                                       |

| Interface              | Pin Name        | Direction | Description                                                                                                                                                                            |
|------------------------|-----------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                        | I2S1_2CH_MCLK   | 0         | I2S/PCM clock source                                                                                                                                                                   |
|                        | I2S1_2CH_SCLK   | I/O       | I2S/PCM serial clock                                                                                                                                                                   |
| I2S1/PCM<br>Controller | I2S1_2CH_LRCKRX | I/O       | I2S/PCM left & right channel signal for receiving<br>serial data, synchronous left & right channel in<br>I2S mode and the beginning of a group of left &<br>right channels in PCM mode |
|                        | I2S1_2CH_LRCKTX | I/O       | I2S/PCM left & right channel signal for transmitting serial data, synchronous left & right channel in I2S mode and the beginning of a group of left & right channels in PCM mode       |
|                        | I2S1_2CH_SDI    | I         | I2S/PCM serial data input                                                                                                                                                              |
|                        | I2S1_2CH_SDO    | 0         | I2S/PCM serial data output                                                                                                                                                             |

| Interface  | Pin Name        | Direction | Description                                                                                                                                                                      |  |
|------------|-----------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|            | I2S2_2CH_MCLK   | 0         | I2S/PCM clock source                                                                                                                                                             |  |
|            | I2S2_2CH_SCLK   | I/O       | I2S/PCM serial clock                                                                                                                                                             |  |
| I2S2/PCM   | I2S2_2CH_LRCKRX | I/O       | I2S/PCM left & right channel signal for receiving serial data, synchronous left & right channel in I2S mode and the beginning of a group of left & right channels in PCM mode    |  |
| Controller | I2S2_2CH_LRCKTX | I/O       | I2S/PCM left & right channel signal for transmitting serial data, synchronous left & right channel in I2S mode and the beginning of a group of left & right channels in PCM mode |  |
|            | I2S2_2CH_SDI    | I         | I2S/PCM serial data input                                                                                                                                                        |  |
|            | I2S2_2CH_SDO    | 0         | I2S/PCM serial data output                                                                                                                                                       |  |

| Interface | Pin Name                                | Direction | Description        |
|-----------|-----------------------------------------|-----------|--------------------|
|           | PDM_CLK                                 | 0         | PDM sampling clock |
| PDM       | PDM_SDI[ <i>i</i> ]<br>( <i>i</i> =0~3) | I         | PDM data           |

| Interface | Pin Name  | Direction | Description                     |
|-----------|-----------|-----------|---------------------------------|
| TDM       | TDM_SCLK  | I/O       | TDM serial clock                |
|           | TDM_FSYNC | I/O       | TDM frame synchronization pulse |
|           | TDM_SDI   | I         | TDM serial data input           |
|           | TDM_SDO   | 0         | TDM data output                 |

| Interface | Pin Name                           | Direction | Description                        |
|-----------|------------------------------------|-----------|------------------------------------|
|           | SPI0_CLK                           | I/O       | SPI serial clock                   |
| SPI0      | SPI0_CSN[ <i>i</i> ]( <i>i</i> =0) | I/O       | SPI chip select signal, low active |
|           | SPI0_TXD                           | 0         | SPI serial data output             |
|           | SPI0_RXD                           | I         | SPI serial data input              |

| Interface | Pin Name                             | Direction | Description                        |
|-----------|--------------------------------------|-----------|------------------------------------|
| SPI1      | SPI1_CLK                             | I/O       | SPI serial clock                   |
|           | SPI1_CSN[ <i>i</i> ]( <i>i</i> =0,1) | I/O       | SPI chip select signal, low active |
|           | SPI1_TXD                             | 0         | SPI serial data output             |
|           | SPI_RXD                              | I         | SPI serial data input              |

| Interface | Pin Name | Direction | Description                                   |
|-----------|----------|-----------|-----------------------------------------------|
|           | PWM0     | I/O       | Pulse Width Modulation input and output       |
|           | DWM1     | I/O       | Pulse Width Modulation input and output, used |
|           | PWM1     |           | for VOPB CABAC PWM control                    |
|           | PWM2     | I/O       | Pulse Width Modulation input and output       |
|           | PWM3     | I/O       | Pulse Width Modulation input and output, used |
| PWM       |          |           | for IR application recommended                |
|           | PWM4     | I/O       | Pulse Width Modulation input and output       |
|           | PWM5     | I/O       | Pulse Width Modulation input and output       |
|           | PWM6     | I/O       | Pulse Width Modulation input and output       |
|           |          | I/O       | Pulse Width Modulation input and output, used |
|           | PWM7     |           | for IR application recommended                |

| Interface | Pin Name                                    | Direction | Description |
|-----------|---------------------------------------------|-----------|-------------|
| I2C       | I2C[ <i>i</i> ]_SDA<br>( <i>i</i> =0,1,2,3) | I/O       | I2C data    |
| 120       | I2C[ <i>i</i> ]_SCL<br>( <i>i</i> =0,1,2,3) | I/O       | I2C clock   |

| Interface | Pin Name                 | Direction | Description                                 |
|-----------|--------------------------|-----------|---------------------------------------------|
|           | UART[i]_RX               | Ţ         | UART serial data input                      |
|           | ( <i>i</i> =0,1,2,3,4,5) | 1         | OART Serial data iliput                     |
|           | UART[i]_TX               | 0         | HADT social data submit                     |
| UART      | ( <i>i</i> =0,1,2,3,4,5) | 0         | UART serial data output                     |
| UAKT      | UART[i]_CTS              | т         | LIART clear to cond modern tatus input      |
|           | ( <i>i</i> =0,1,3,4,5)   | 1         | UART clear to send modem tatus input        |
|           | UART[i]_RTS              | 0         | LIADT modern central request to cond output |
|           | ( <i>i</i> =0,1,3,4,5)   | 0         | UART modem control request to send output   |

| Interface | Pin Name | Direction | Description                                |
|-----------|----------|-----------|--------------------------------------------|
| MAC       | RMII_CLK | I/O       | MAC REC_CLK output or external clock input |

| Interface | Pin Name                          | Direction | Description                    |
|-----------|-----------------------------------|-----------|--------------------------------|
|           | RMII_MDC                          | 0         | MAC management interface clock |
|           | RMII_MDIO                         | I/O       | MAC management interface data  |
|           | RMII_TXD[ $i$ ]( $i$ =0 $\sim$ 1) | 0         | MAC TX data                    |
|           | RMII_RXD[ $i$ ]( $i$ =0 $\sim$ 1) | I         | MAC RX data                    |
|           | RMII_TXEN                         | 0         | MAC TX data enable             |
|           | RMII_RXER                         | I         | MAC RX error signal            |
|           | RMII_RXDV                         | 0         | MAC RX enable                  |
|           | RMII_CRS                          | I         | PHY CRS signal                 |
|           | RMII_MDIO                         | I/O       | PHY MDC data line              |
|           | RMII_MDC                          | 0         | PHY MDC control                |

| Interface | Pin Name    | Direction | Description                           |
|-----------|-------------|-----------|---------------------------------------|
|           | USB_HOST_DP | I/O       | USB 2.0 Data signal DP                |
|           | USB_HOST_DM | I/O       | USB 2.0 Data signal DM                |
|           | USB_OTG_DP  | I/O       | USB 2.0 Data signal DP                |
| USB 2.0   | USB_OTG_DM  | I/O       | USB 2.0 Data signal DM                |
| 000 2.0   | USB RBIAS   | 0         | Connect 133 ohm resistor to ground to |
|           | USB_KBIAS   | 0         | generate reference current            |
|           | USB_VBUS    | I         | Insert detect when act as USB device  |
|           | USB_ID      | I         | USB Mini-Receptacle Identifier        |

| Interface | Pin Name                 | Direction | Description                               |
|-----------|--------------------------|-----------|-------------------------------------------|
|           | MIPI TX DiN(i=0~3)       | C         | MIPI DSI negative differential data line  |
|           | 1121 2_17(1 0 0)         | •         | transceiver output                        |
|           | MIPI_TX_D $iP(i=0\sim3)$ | 0         | MIPI DSI positive differential data line  |
| MIPI DSI  |                          | O         | transceiver output                        |
| MIFI_D3I  | MIPI TX CLKP             | 0         | MIPI DSI positive differential clock line |
|           | MIPI_IX_CLRP             | 0         | transceiver output                        |
|           | MIDI TY CLIM             | 0         | MIPI DSI negative differential clock line |
|           | MIPI_TX_CLKN             | U         | transceiver output                        |

| Interface | Pin Name                           | Direction | Description                           |  |
|-----------|------------------------------------|-----------|---------------------------------------|--|
|           | LVDS TX <i>i</i> N( <i>i</i> =0~3) | 0         | LVDS negative differential data line  |  |
|           | LVD3_17/N((1=0/43)                 | 0         | transceiver output                    |  |
|           | LVDS $TXiP(i=0\sim3)$              | 0         | LVDS positive differential data line  |  |
|           | LVD3_1X/F(1=0/43)                  | 0         | transceiver output                    |  |
| LVDS      | VDS LVDS CLKP                      |           | LVDS positive differential clock line |  |
| LVDS      | LVD3_CLRP                          | 0         | transceiver output                    |  |
|           | LVDS CLKN                          | 0         | LVDS negative differential clock line |  |
|           | LVD3_CLKIV                         | 0         | transceiver output                    |  |
|           | LVDS RBIAS O                       |           | LVDS external resistor connection,    |  |
|           | LVDO_NDIAO                         | J         | connect 2K ohm resistor to ground     |  |

| Interface | Pin Name                              | Direction | Description                               |
|-----------|---------------------------------------|-----------|-------------------------------------------|
|           | MIPI CSI DN $i(i=0\sim3)$             | T         | MIPI CSI negative differential data line  |
|           | MIPI_C3I_DN/(7=0~3)                   | 1         | transceiver output                        |
|           | MIPI CSI DP <i>i</i> ( <i>i</i> =0~3) | т         | MIPI CSI positive differential data line  |
| MIPI CSI  | MIPI_CSI_DP/(/=0~3)                   | 1         | transceiver output                        |
|           | MIPI CSI CLKP                         | т         | MIPI CSI positive differential clock line |
| MIPI_CSI  | MIPI_C3I_CLKP                         | 1         | transceiver output                        |
|           | MIPI_CSI_CLKN                         | т.        | MIPI CSI negative differential clock line |
|           |                                       | 1         | transceiver output                        |
|           | MIPI CSI RBIAS                        | I         | MIPI CSI external resistor connection,    |
|           | MIFI_CSI_RDIAS                        | 1         | connect 2K ohm resistor to ground         |

## **Chapter 3 Electrical Specification**

## 3.1 Absolute Ratings

The below table provides the absolute ratings.

Absolute maximum ratings specify the values beyond which the device may be damaged permanently. Long-term exposure to absolute maximum ratings conditions may affect device reliability.

Absolute minimum ratings specify the values beyond which the device may be damaged permanently. Long-term exposure to absolute minimum ratings conditions may affect device reliability.

| Parameters                            | Related Power Group | Min  | Max  | Unit |
|---------------------------------------|---------------------|------|------|------|
| Supply voltage for CPU                | VDD_CORE            | -0.3 | 1.40 | ٧    |
| Supply voltage for GPU and core logic | VDD_LOGIC           | -0.3 | 1.15 | V    |
| 1.0V supply voltage                   |                     | -0.3 | 1.15 | V    |
| 1.8V supply voltage                   |                     | -0.3 | 1.98 | V    |
| 3.3V supply voltage                   |                     | -0.3 | 3.63 | V    |
| Supply voltage for DDR IO             |                     | -0.3 | 1.65 | V    |
| Storage Temperature                   | Tstg                | -40  | 125  | °C   |
| Max Conjunction Temperature           | Tj                  | N/A  | 125  | °C   |

Table 3-1 Absolute ratings

## 3.2 Recommended Operating Condition

Following table describes the recommended operating condition.

Table 3-2 Recommended operating condition

| Parameters                           | Symbol                                       | Min   | Тур  | Max   | Unit |
|--------------------------------------|----------------------------------------------|-------|------|-------|------|
| Voltage for CPU                      | CPU_VDD                                      | 0.95  | 1.00 | 1.35  | V    |
| Voltage for GPU and core logic       | LOGIC_VDD                                    | 0.90  | 1.00 | 1.10  | V    |
| Voltage for PMU                      | PMU_VDD_1V0                                  | 0.90  | 1.00 | 1.10  | V    |
| Digital GPIO Power (3.3V/1.8V)       | VCCIO1,VCCIO2, VCCIO3, VCCIO4VCCIO5, VCCIO6, | 2.97  | 3.30 | 3.63  | V    |
| 10                                   | PMUIO1, PMUIO2                               | 1.62  | 1.8  | 1.98  |      |
| DDR3 IO power                        | DDR_VDD                                      | 1.425 | 1.5  | 1.575 | V    |
| DDR3L IO Power                       | DDR_VDD                                      | 1.283 | 1.35 | 1.417 | V    |
| LPDDR3 IO Power                      | DDR_VDD                                      | 1.14  | 1.2  | 1.3   | V    |
| DDR4 IO Power                        | DDR_VDD                                      | 1.14  | 1.2  | 1.3   | V    |
| OTP Analog Power                     | OTP_VCC_1V8                                  | 1.62  | 1.8  | 1.98  | V    |
| PLL Analog Power(1.0V)               | PLL_DVDD_1V0                                 | 0.9   | 1.0  | 1.1   | V    |
| PLL Analog Power(1.8V)               | PLL_AVDD_1V8                                 | 1.62  | 1.8  | 1.98  | V    |
| SARADC Analog Power                  | ADC_AVDD_1V8                                 | 1.62  | 1.8  | 1.98  | V    |
| USB 2.0 OTG/Host Analog Power (1.0V) | USB20_DVDD_1V0                               | 0.90  | 1.00 | 1.10  | V    |
| USB 2.0 OTG/Host Analog Power (1.8V) | USB20_AVDD_1V8                               | 1.62  | 1.8  | 1.98  | V    |
| USB 2.0 OTG/Host Analog Power (3.3V) | USB20_AVDD_3V3                               | 2.97  | 3.3  | 3.63  | V    |
| MIPI DSI Analog Power(1.0V)          | MIPI_DSI_VCCA_1V0                            | 0.90  | 1.00 | 1.10  | V    |
| MIPI DSI Analog Power (1.8V)         | MIPI_DSI_VCCA_1V8                            | 1.62  | 1.8  | 1.98  | V    |
| MIPI DSI Analog Power (3.3V)         | MIPI_DSI_VCCA_3V3                            | 2.97  | 3.3  | 3.63  | V    |

| Parameters                              | Symbol            | Min | Тур | Max | Unit       |
|-----------------------------------------|-------------------|-----|-----|-----|------------|
| MIPI CSI Analog Power(1.0V)             | MIPI_CSI_VCCA_1V0 | 0.9 | 1.0 | 1.1 | V          |
| OSC input clock frequency               |                   | N/A | 24  | N/A | MHz        |
| Max CPU frequency of A35                |                   | N/A | N/A | TBD | GHz        |
| Max GPU frequency                       |                   | N/A | N/A | TBD | MHz        |
| Ambient Operating Temperature for PX30  | TA                | 0   | 25  | 80  | °C         |
| Ambient Operating Temperature for PX30K | Та                | -20 | 25  | 85  | $^{\circ}$ |

#### Notes:

- ① Symbol name is same as the pin name in the io descriptions
- 2 with the reference software setup, the reference software will limit the chipset temperature about 85%

## 3.3 DC Characteristics

Table 3-3 DC Characteristics

|              | Parameters                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Symbol | Min     | Тур  | Max       | Unit |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------|------|-----------|------|
|              | Input Low Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Vil    | -0.3    | 0    | 3.3x0.3   | V    |
|              | Input High Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Vih    | 3.3x0.7 | 3.3  | 3.3+0.3   | ٧    |
|              | Output Low Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Vol    | NA      | NA   | 0.4       | V    |
| Digital GPIO | Output High Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Voh    | 3.3-0.4 | NA   | NA        | V    |
| @3.3V        | The selection of the se | Vtr+   | 1.53    | 1.46 | 1.43      | V    |
|              | Threshold Point                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Vtr-   | 1.19    | 1.12 | 1.05      | V    |
|              | Pullup Resistor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Rpu    | 33.7    | 58   | 101.5     | Kohm |
|              | Pulldown Resistor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Rpd    | 34.2    | 60.1 | 109.3     | Kohm |
|              | Input Low Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Vil    | -0.3    | 0    | 1.8x0.3   | V    |
|              | Input High Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Vih    | 1.8x0.7 | 1.8  | 1.8 + 0.3 | V    |
|              | Output Low Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Vol    | NA      | NA   | 0.4       | V    |
| Digital GPIO | Output High Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Voh    | 1.8-0.4 | NA   | NA        | V    |
| @1.8V        | Thursday Deigh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Vtr+   | 1.23    | 1.12 | 1.03      | V    |
|              | Threshold Point                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Vtr-   | 0.91    | 0.82 | 0.73      | V    |
|              | Pullup Resistor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Rpu    | 35      | 62.9 | 120       | Kohm |
|              | Pulldown Resistor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Rpd    | 35.1    | 61   | 113.9     | Kohm |

|             | Parameters          | Symbol  | Min         | Тур | Max         | Unit |
|-------------|---------------------|---------|-------------|-----|-------------|------|
|             | Input High Voltage  | Vih_ddr | VREF + 0.13 | NA  | DDR_VDD     | V    |
| DDR IO @    | Input Low Voltage   | Vil_ddr | VSS         | NA  | VREF - 0.13 | V    |
| LPDDR2 mode | Output High Voltage | Voh_ddr | VREF + 0.13 | NA  | DDR_VDD     | V    |
|             | Output Low Voltage  | Vol_ddr | VSS         | NA  | Vref-0.13   | V    |
|             | Input High Voltage  | Vih_ddr | VREF + 0.1  | NA  | DDR_VDD     | V    |
| DDR IO @    | Input Low Voltage   | Vil_ddr | VSS         | NA  | VREF - 0.1  | V    |
| LPDDR3 mode | Output High Voltage | Voh_ddr | VREF + 0.1  | NA  | DDR_VDD     | V    |
|             | Output Low Voltage  | Vol_ddr | VSS         | NA  | VREF - 0.1  | V    |
| DDR IO      | Input High Voltage  | Vih_ddr | VREF + 0.10 | NA  | DDR_VDD     | V    |
| @DDR3 mode  | Input Low Voltage   | Vil_ddr | VSS         | NA  | VREF - 0.10 | V    |

|            | Parameters                          | Symbol  | Min         | Тур | Max         | Unit |
|------------|-------------------------------------|---------|-------------|-----|-------------|------|
|            | Output High Voltage                 | Voh_ddr | VREF + 0.10 | NA  | DDR_VDD     | V    |
|            | Output Low Voltage                  | Vol_ddr | VSS         | NA  | VREF - 0.10 | V    |
|            | On die termination (ODT) resistance | Rtt     | 10          | 75  | 220         | Ohm  |
|            | Input High Voltage                  | Vih_ddr | VREF +0.075 | NA  | DDR_VDD     | V    |
| DDR IO     | Input Low Voltage                   | Vil_ddr | VSS         | NA  | VREF -0.075 | V    |
| @DDR4 mode | Output High Voltage                 | Voh_ddr | VREF +0.075 | NA  | DDR_VDD     | V    |
|            | Output Low Voltage                  | Vol_ddr | VSS         | NA  | Vref-0.075  | >    |

|             | Parameters                                                     | Symbol      | Min  | Тур | Max  | Unit |
|-------------|----------------------------------------------------------------|-------------|------|-----|------|------|
|             | Output High Voltage                                            | Voh         | 1050 | NA  | NA   | mV   |
|             | Output Low Voltage                                             | Vol         | NA   | NA  | 750  | mV   |
|             | Output differential voltage                                    | [VOD]       | 250  | NA  | 400  | mV   |
| MIPI_DSI IO | Output offset voltage                                          | Vos         | 825  | NA  | 975  | mV   |
| @LVDS mode  | Output impedance, single ended                                 | Ro          | 40   | NA  | 140  | Ω    |
|             | Ro mismatch between A & B                                      | ΔRo         | NA   | NA  | 10   | %    |
|             | Change in  Vod  between 0 and 1                                | ΔVod        | NA   | NA  | 25   | mV   |
|             | Change in Vod between 0 and 1                                  | ΔVos        | NA   | NA  | 25   | mV   |
|             | Output High Voltage                                            | Voh         | 1.8  | NA  | NA   | ٧    |
| MIPI_DSI IO | Output Low Voltage                                             | Vol         | NA   | NA  | 0    | V    |
| @TTL mode   | Short-Circuit Output Current                                   | los         | NA   | 35  | 60   | mA   |
|             | Output impedance                                               | Zolp        | 40   | NA  | 460  | Ω    |
|             | Output High Voltage                                            | Voh         | 300  | NA  | NA   | mV   |
|             | Output Low Voltage                                             | Vol         | NA   | NA  | 100  | mV   |
|             | HS TX static Common-mode voltage                               | VCMTX       | 150  | 200 | 250  | mV   |
| MIPI DSI IO | VCMTX mismatch when output is Differential-1 or Differential-0 | ΔVCMTX(1,0) | NA   | NA  | 5    | mV   |
| @MIPI mode  | HS transmit differential voltage                               | VOD         | 140  | 200 | 270  | mV   |
|             | VOD mismatch when output is Differential-1 or Differential-0   | ΔVOD        | NA   | NA  | 10   | mV   |
|             | HS output high voltage                                         | VOHHS       | NA   | NA  | 360  | mV   |
|             | Single ended output impedance                                  | ZOS         | 40   | 50  | 62.5 | Ω    |
|             | Single ended output impedance mismatch                         | ΔZOS        | NA   | NA  | 10   | %    |

# 3.4 Electrical Characteristics for General IO

Table 3-4 Electrical Characteristics for Digital General IO

| Parameters   |                                  | Symbol | Test condition                | Min | Тур | Max | Unit |
|--------------|----------------------------------|--------|-------------------------------|-----|-----|-----|------|
|              | Input leakage current            | Ii     | Vin = 3.3V or 0V              | NA  | NA  | 10  | uA   |
| Digital GPIO | Tri-state output leakage current | Ioz    | Vout = 3.3V or 0V             | NA  | NA  | 10  | uA   |
| @3.3V        | High level input current         | Iih    | Vin = 3.3V, pulldown disabled | NA  | NA  | 10  | uA   |

| Pa           | arameters                                   | Symbol | Test condition                | Min | Тур | Max | Unit |
|--------------|---------------------------------------------|--------|-------------------------------|-----|-----|-----|------|
|              |                                             |        | Vin = 3.3V, pulldown enabled  | NA  | NA  | 110 | uA   |
|              | Low level input current                     | Iil    | Vin = 0V, pullup<br>disabled  | NA  | NA  | 10  | uA   |
|              |                                             | \      | Vin = 0V, pullup<br>enabled   | NA  | NA  | 110 | uA   |
|              | Input leakage current                       | Ii     | Vin = 1.8V or 0V              | NA  | NA  | 10  | uA   |
|              | Tri-state output leakage current            | Ioz    | Vout = 1.8V or 0V             | NA  | NA  | 10  | uA   |
| Digital CDIO | Digital GPIO High level input current @1.8V |        | Vin = 1.8V, pulldown disabled | NA  | NA  | 10  | uA   |
|              |                                             | Iih    | Vin = 1.8V, pulldown enabled  | NA  | NA  | 60  | uA   |
|              | Low level input current                     | Iil    | Vin = 0V, pullup<br>disabled  | NA  | NA  | 10  | uA   |
|              |                                             |        | Vin = 0V, pullup<br>enabled   | NA  | NA  | 60  | uA   |

# 3.5 Electrical Characteristics for PLL

Table 3-5 Electrical Characteristics for PLL

| Para | ımeters                             | Symbol           | Test condition                                                             | Min | Тур | Max  | Unit                     |
|------|-------------------------------------|------------------|----------------------------------------------------------------------------|-----|-----|------|--------------------------|
|      | Input clock frequency(Int)          | Fin              | Fin = FREF<br>@3.3V/1.1V                                                   | 1   |     | 800  | MHz                      |
|      | Input clock frequency(Frac)         | Fin              | Fin = FREF<br>@3.3V/1.1V                                                   | 10  |     | 800  | MHz                      |
|      | VCO operating range                 | F <sub>vco</sub> | Fvco = Fref * FBDIV<br>@3.3V/1.1V                                          | 800 |     | 3200 | MHz                      |
|      | Output clock frequency              | F <sub>out</sub> | Fout = Fvco/POSTDIV<br>@3.3V/1.1V                                          | 16  |     | 3200 | MHz                      |
| PLL  | Lock time                           | T <sub>lt</sub>  | @ 3.3V/1.1V,<br>FREF=24M,REFDIV=1                                          |     | 250 | 500  | Input<br>clock<br>cycles |
| 60,  | VDDHV current consumption           |                  | Fvco = 1000MHz,<br>@3.3V<br>Current scale as<br>(Fvco/1GHz) <sup>1.5</sup> |     | 1.0 | 1.2  | mA                       |
|      | VDD Current consumption             |                  | VDD =1.1V                                                                  |     | 1.3 | 1.56 | uA/MHz                   |
|      | Power consumption (power-down mode) |                  | PD=HIGH, @27 ℃                                                             |     | 13  |      | uA                       |

#### Notes:

- ① REFDIV is the input divider value;
- ② FBDIV is the feedback divider value;
- ③ POSTDIV is the output divider value

## 3.6 Electrical Characteristics for USB 2.0 Interface

Table 3-6 Electrical Characteristics for USB 2.0 Interface

| Parameters                       | Symbol | Test condition                  | Min   | Тур   | Max   | Unit |
|----------------------------------|--------|---------------------------------|-------|-------|-------|------|
|                                  |        | Transmitter                     |       |       |       |      |
| High output level                | VOH    |                                 | 2.8   | NA    | NA    | V    |
| Low output level                 | VOL    |                                 | NA    | NA    | 0.3   | V    |
| Output resistance                | ROUT   | Classic mode (Vout = 0 or 3.3V) | 40.5  | 45    | 49.5  | ohms |
|                                  |        | HS mode (Vout = 0 to 800mV)     | 40.5  | 45    | 49.5  | ohms |
| Output Capacitance               | COUT   | seen from D+ or D-              |       |       | 3     | pF   |
| Output Common Mode Voltage       | VM     | Classic (LS/FS) mode            | 1.45  | 1.65  | 1.85  | V    |
| Output Common Mode Voltage       | VIVI   | HS mode                         | 0.175 | 0.2   | 0.225 | V    |
|                                  |        | Classic (LS/FS); Io=0mA         | 2.97  | 3.3   | 3.63  | V    |
| Differential output signal high  | VOH    | Classic (LS/FS); Io=6mA         | 2.2   | NA    | NA    | V    |
|                                  |        | HS mode; Io=0mA                 | 360   | 400   | 440   | mV   |
|                                  | VOL    | Classic (LS/FS); Io=0mA         | -0.33 | 0     | 0.33  | V    |
| Differential output signal low   |        | Classic (LS/FS); Io=6mA         | NA    | 0.3   | 0.8   | V    |
|                                  |        | HS mode; Io=0mA                 | -40   | 0     | 40    | mV   |
|                                  |        | Receiver                        |       |       |       |      |
|                                  | DOENIC | Classic mode                    |       | +-250 |       | mV   |
| Receiver sensitivity             | RSENS  | HS mode                         |       | +-25  |       | mV   |
|                                  |        | Classic mode                    | 0.8   | 1.65  | 2.5   | V    |
|                                  |        | HS mode (differential and       |       | 0.0   | 0.0   | .,   |
| Receiver common mode             | RCM    | squelch comparator)             | 0.1   | 0.2   | 0.3   | V    |
|                                  |        | HS mode (disconnect             | 0.5   | 0.6   | 0.7   | .,   |
|                                  |        | comparator)                     | 0.5   | 0.6   | 0.7   | V    |
| Input capacitance (seen at D+ or |        |                                 | NIA   | NIA   | 2     | F    |
| D-)                              |        |                                 | NA    | NA    | 3     | pF   |
| Squelch threshold                |        |                                 | 100   | 112   | 150   | mV   |
| Disconnect threshold             |        |                                 | 570   | 590   | 625   | mV   |
| High input level                 | VIH    |                                 | NA    | 1.0   | NA    | V    |
| Low input level                  | VIL    |                                 | NA    | 0     | NA    | V    |

# 3.7 Electrical Characteristics for DDR IO

Table 3-7 Electrical Characteristics for DDR IO

| Parameters           |                                                | Symbol | Test<br>condition | Min | Тур | Max | Unit |
|----------------------|------------------------------------------------|--------|-------------------|-----|-----|-----|------|
| DDR IO<br>@DDR3 mode | Input leakage current, SSTL mode, unterminated |        | @ 1.5V ,<br>125℃  | NA  | 0   |     | uA   |
| DDR IO @DDR3L mode   | Input leakage current                          |        | @ 1.35V ,<br>125℃ | NA  | 0   | NA  | nA   |

| Parameters          |                       | Symbol | Test<br>condition | Min | Тур | Max  | Unit |
|---------------------|-----------------------|--------|-------------------|-----|-----|------|------|
| DDR IO              | Input leakage current |        | @ 1.2V ,          | NA  | 0   | 0.49 | nA   |
| @LPDDR2/LPDDR3 mode | Input leakage current |        | 125℃              | INA |     |      | IIA  |
| DDR IO              | Input lookage current |        | @ 1.2V ,          | _   | 0   |      |      |
| @DDR4 mode          | Input leakage current |        | 125℃              | -5  | 0   | +5   | uA   |

## 3.8 Electrical Characteristics for TSADC

Table 3-8 Electrical Characteristics for TSADC

| Parameters                      | Symbol | Test condition | Min      | Тур | Max | Unit |
|---------------------------------|--------|----------------|----------|-----|-----|------|
| Temperature Resolution          |        |                |          | 5   |     | ℃    |
| Temperature Range               |        |                | -20      |     | 120 | °C   |
| Analog power                    | IAVDD  | Fs= 50KS/s     | <b>(</b> | 190 | )   | uA   |
| Digital power                   | IVDD   | Fs= 50KS/s     |          | 10  |     | uA   |
| Clock Frequency                 | Fclk   | Fclk           |          |     | 50  | KHz  |
| Power Down Current from Analog  | IAVDD  | Power down     | <b>^</b> | 1   |     | uA   |
| Power Down Current from Digital | IVDD   | Power down     |          | 1   |     | uA   |

## 3.9 Electrical Characteristics for MIPI DSI

Table 3-9 Electrical Characteristics for MIPI DSI

| Parameters                                                     | Symbol      | Test condition | Min | Тур | Max  | Units     |
|----------------------------------------------------------------|-------------|----------------|-----|-----|------|-----------|
| HS TX static common-mode                                       | Vcmtx       |                | 150 | 200 | 250  | mV        |
| Vcmtx mismatch when output is Differential-1 or Differential-0 | ΔVcmtx(1,0) |                |     |     | 5    | mV        |
| HS Transmit differential voltage                               | Vod         |                | 140 | 200 | 270  | mV        |
| Vod mismatch when output is Differential-1 or Differential-0   | ΔVod        |                |     |     | 10   | mV        |
| HS output high voltage                                         | Vohhs       |                |     |     | 360  | mV        |
| Single ended output impedance                                  | Zos         |                | 40  | 50  | 62.5 | Ohm       |
| Single ended output impedance mismacth                         | ΔZos        |                |     |     | 10   | %         |
| The venin output high level                                    | Voh         |                | 0.9 | 1   | 1.1  | V         |
| The venin output low level                                     | Vol         |                | -50 |     | 50   | mV        |
| Output impedance of LP                                         | Zolp        |                | 110 |     |      | Ω         |
| High-level output voltage                                      | Voh         |                | 3   | 3.3 |      | ٧         |
| Low-level output voltage                                       | Vol         |                |     | 0   | 0.2  | V         |
| Output impedance                                               | Zolp        |                | 40  |     | 460  | Ω         |
| Common-mode variations above 450 MHz                           | ΔVcmtx(HF)  |                |     |     | 15   | mVrm<br>s |

| Parameters                                    | Symbol     | Test<br>condition | Min | Тур | Max | Units      |
|-----------------------------------------------|------------|-------------------|-----|-----|-----|------------|
| Common-mode variations between 50MHz – 450MHz | ΔVcmtx(LF) |                   |     |     |     | mVpea<br>k |
| 20%-80% rise time and fall time               | Tr and Tf  |                   |     |     | 0.3 | UI         |
|                                               |            |                   | 150 |     |     | ps         |
| Maximum data rate                             | Dmax       |                   |     | 200 |     | Mbit/s     |
| 15%-85% rise time and fall time               | Trlp/Tflp  |                   | 1   | 1.5 | 2   | ns         |
| Slew rate, transition region                  | SR         |                   | 20  | 27  | 30  | V/ns       |

## 3.10 Electrical Characteristics for MIPI CSI

Table 3-10 Electrical Characteristics for MIPI CSI

| Parameters                                       | Symbol     | Test<br>condition | Min     | Тур | Max | Units |
|--------------------------------------------------|------------|-------------------|---------|-----|-----|-------|
| Common-mode voltage HS receive mode              | Vcmrx(dc)  |                   | 70      |     | 300 | mV    |
| Differential input high threshold                | Vidth      |                   |         |     | 70  | mV    |
| Differential input low threshold                 | Vidtl      |                   | -70     |     |     | mV    |
| Single-ended input high voltage                  | Vihhs      | C                 | <i></i> |     | 460 | mV    |
| Single-ended input low voltage                   | Vilhs      |                   | -40     |     |     | mV    |
| Single-ended threshold for HS termination enable | Vterm-en   |                   |         |     | 450 | mV    |
| Differential input impedance                     | Zid        |                   | 80      | 100 | 125 | Ω     |
| Logic 1 input voltage                            | Vih        |                   | 880     |     |     | mV    |
| Logic 0 input voltage, not in ULP state          | Vil        |                   |         |     | 550 | mV    |
| Logic 0 input voltage, ULP state                 | Vil-ulps   |                   |         |     | 300 | mV    |
| Input hysteresis                                 | Vhyst      |                   | 25      |     |     | mV    |
| Common-mode interference beyond 450 MHz          | ΔVcmrx(HF) |                   |         |     | 100 | mV    |
| Common-mode interference 50MHz-450MHz            | ΔVcmrx(LF) |                   | -50     |     | 50  | mV    |
| Common-mode termination                          | Ccm        |                   |         |     | 60  | pF    |
| Input pulse rejection                            | Espike     |                   |         |     | 300 | V.ps  |
| Minimum pulse width response                     | Tmin-rx    |                   | 20      |     |     | ns    |
| Peak interference amplitude                      | Vint       |                   |         |     | 200 | mV    |
| Interference frequency                           | Fint       |                   | 450     |     |     | MHz   |

## **Chapter 4 Thermal Management**

### 4.1 Overview

For reliability and operability concerns, the absolute maximum junction temperature has to be below 125°C.

## 4.2 Package Thermal Characteristics

Table 4-1 provides the thermal resistance characteristics for the package used on the SoC. The resulting simulation data for reference only, please prevail in kind test.

| Table 4-1 | Thermal | Resistance | Characteristics |
|-----------|---------|------------|-----------------|
|           |         |            |                 |

| Parameter                              | Symbol        | Typical | Unit   |
|----------------------------------------|---------------|---------|--------|
| Junction-to-ambient thermal resistance | $	heta_{JA}$  | 26.9    | (°C/W) |
| Junction-to-board thermal resistance   | $	heta_{JB}$  | N/A     | (°C/W) |
| Junction-to-case thermal resistance    | $\theta_{JC}$ | 8.2     | (°C/W) |

Note: The testing PCB is 4 layers, 114.3mmx 101.5mm, 1.6mm thickness, Ambient temperature is  $25 \, \text{C}$ .